# **Radiation Hardened Dual D Flip Flop** with DICE latches and cold sparing #### 1 GENERAL DESCRIPTION The AP54RHC705 is a radiation-hardened by design dual D flip flop that is ideally suited for space, medical imaging and other applications demanding radiation tolerance and high reliability. It is fabricated in a 180 nm CMOS process utilizing proprietary radiation-hardening techniques, delivering high resiliency to single-event effects (SEE) and to a total ionizing dose (TID) up to 30 krad (Si). This device is a member of the Apogee Semiconductor AP54RHC logic family operating across a voltage supply range of 1.65 V to 5.5 V. This device consists of two D flip-flops with individual clear and clock inputs. Information at a D input is transferred to the corresponding Q output on the next positive-going edge of the clock input. Both Q and $\overline{Q}$ outputs are available for each flip-flop. The clear input is asynchronous. Zero-power penalty™ cold-sparing is supported, along with Class 2 ESD protection on all inputs and outputs. A proprietary output stage and robust power-on reset (POR) circuit allow the AP54RHC705 to be cold-spared in any redundant configuration with no static power loss on any pad of the device. The redundant output stage also features a high drive capability with low static power loss. The AP54RHC705 is dual radiation hardened D Flip Flop capable of being clocked up to 100MHz at 3.3V. This device contains latches based on the Dual Interlocked storage Cells (DICE) that are tolerant to Single Event Upsets. The AP54RHC705 also features a triple-redundant design throughout its entire circuitry, which allows it to be immune to single-event transients (SET) without requiring additional redundant devices. Ordering information may be found in Table 11 on Page 13. #### 1.1 FEATURES - · 1.65 VDC to 5.5 VDC operation - Extended operating temperature range (-55 °C to +125 °C) - Inputs tolerant up to 5.5 V DC at any V<sub>CC</sub> - · Tri-state output drivers - Proprietary cold-sparing capability with zero static power penalty - Built-in triple redundancy for enhanced reliability Internal power-on reset (POR) circuitry ensures reliable power up and power down responses during hot plug and cold sparing operations - Class 2 ESD protection (4000 V HBM, 500 V CDM) - TID resilience of 30 krad (Si) - SEL resilient up to LET of 80 MeV-cm<sup>2</sup>/mg #### 1.2 LOGIC DIAGRAM The AP54RHC705 block diagram is shown below: Figure 1: AP54RHC705 block diagram # PRELIMINARY DATASHEET # **AP54RHC705** Rad-Hard Dual D Flip Flop with DICE latches and cold sparing # **CONTENTS** DATASHEET | 1 | General Description 1.1 Features | <b>1</b><br>1<br>1 | | 5.5<br>5.6 | 5.4.3 Switching Characteristics Radiation Resilience | | |---|-----------------------------------------------------------------|----------------------------|----|-------------------------|---------------------------------------------------------|----------| | 2 | Acronyms and Abbreviations | 2 | 6 | Det | ailed Description | 10 | | 3 | Logic Data 3.1 Truth Table | <b>3</b> | 7 | 7.1 | lications Information Use in Cold-Sparing Configuration | | | 4 | Pin Configuration | 3 | | 7.2<br>7.3 | Power Supply Recommendations Application Tips | | | 5 | Electrical Characteristics 5.1 Absolute Maximum Ratings | <b>4</b><br>4 | 8 | Pac | kaging Information | 12 | | | 5.2 Recommended Operating Conditions 5.3 Static Characteristics | 5 | 9 | Ord | ering Information | 13 | | | 5.4 Dynamic Characteristics | 7 | 10 | Rev | ision History | 13 | | | 5.4.1 Timing Requirements | 7<br>7 | 11 | Leg | al | 14 | | | 1 Truth Table | 3<br>3<br>4<br>5<br>5<br>6 | | 7<br>8<br>9<br>10<br>11 | Timing Requirements | 5<br>9 | | | 1 AP54RHC705 block diagram | 9<br>9 | | 6<br>7<br>8<br>9 | Input Pin Structure | 10<br>11 | # **2 ACRONYMS AND ABBREVIATIONS** | ESD | Electrostatic Discharge | |-----|------------------------------| | POR | Power On Reset | | RHA | Radiation Hardness Assurance | | SEE | Single Event Effects | | SEL | Single Event Latchup | | SET | Single Event Transient | | TID | Total Ionizing Dose | | TMR | Triple Modular Redundancy | | CDM | Charged-device Model | | HRM | Human-hody Model | # Rad-Hard Dual D Flip Flop with DICE latches and cold sparing ### 3 LOGIC DATA #### 3.1 TRUTH TABLE The AP54RHC705 truth table is found in Table 1. H indicates HIGH logic level, L indicates LOW logic level, and X indicates DON'T CARE for each flip-flop. $\mathbf{Q_0}$ is stored value in device. | Input | | | | Internal FF | Out | put | |-------|----------|-----------|------------------|-------------|----------------|----------------------| | EN | EN CLK D | | Q <sub>INT</sub> | Q | $\overline{Q}$ | | | Н | L | Х | Χ | L | Z | Z | | Н | Н | <b>†</b> | Н | Н | Z | Z | | Н | Н | <b>†</b> | L | L | Z | Z | | Н | Н | H, L or ↓ | Х | No Change | Z | Z | | L | L | Х | Х | L | $Q_{INT}$ | Q <sub>INT</sub> | | L | Н | <b>†</b> | Н | Н | $Q_{INT}$ | Q <sub>INT</sub> | | L | Н | <b>†</b> | L | L | $Q_{INT}$ | $\overline{Q_{INT}}$ | | L | Н | H, L or↓ | Χ | No Change | $Q_{INT}$ | $\overline{Q_{INT}}$ | **Table 1:** AP54RHC705 device truth table (per gate). ### **4 PIN CONFIGURATION** Figure 2: AP54RHC705 Device Pinout. Table 2: AP54RHC705 device pinout description | PIN NAME(S) | PIN NUMBER(S) | DESCRIPTION | |----------------------------------------------------|---------------|-------------------------| | CLR1, CLR2 | 1, 13 | Asynchronous Clears | | D1, D2 2, 12 | | Data Inputs | | Q1, Q2 5, 9 | | Outputs | | \overline{\overline{Q}}1, \overline{\overline{Q}}2 | 6, 8 | Complementary Outputs | | EN1, EN2 | 4, 10 | Output Enables | | V <sub>CC</sub> | 14 | Positive Voltage Supply | | GND | 7 | Ground | ### AP54RHC705 DATASHEET # Rad-Hard Dual D Flip Flop with DICE latches and cold sparing ### 5 ELECTRICAL CHARACTERISTICS The sign convention for current follows JEDEC standards with negative values representing current sourced from the device and positive values representing current sunk into the device. #### 5.1 ABSOLUTE MAXIMUM RATINGS Excursions beyond the values listed in Table 3 may cause permanent damage to the device. Proper function of the device cannot be guaranteed if these values are exceeded, and long-term device reliability may be affected. Functionality of the device at these values, or beyond those listed in Recommended Operating Conditions (Table 4) is not guaranteed. All parameters are specified across the entire operating temperature range unless otherwise specified. Table 3: Absolute Maximum Ratings | SYMBOL | PARAMETER | | VALUE | UNITS | |--------------------------------------|--------------------------------------|---------------------|----------------------------------------------|-------| | V <sub>cc</sub> | Supply Voltage | | -0.5 to +5.5 | V | | Vı | Input voltage range | | -0.5 to +5.5 | V | | Vo | Output voltage range | | -0.5 to V <sub>CC</sub> + 0.5 <sup>(1)</sup> | V | | I <sub>IK</sub> (V <sub>I</sub> < 0) | Input clamp current | Input clamp current | | mA | | I <sub>0</sub> | Continuous output current (per pin) | | 100 | mA | | I <sub>cc</sub> | Maximum supply current | | 100 | mA | | V <sub>ESD</sub> | ESD Voltage | НВМ | 4000 | V | | VESD | L3D Voltage | CDM | 500 | V | | Tj | Operating junction temperature range | | -55 to +150 | °C | | T <sub>STG</sub> | Storage temperature range | | -65 to +150 | °C | $<sup>^{(1)}\</sup> V_{0}$ must remain below absolute maximum rating of $V_{CC}$ # Rad-Hard Dual D Flip Flop with DICE latches and cold sparing DATASHEET ### 5.2 RECOMMENDED OPERATING CONDITIONS All recommended parameters below are specified across the entire operating temperature range unless otherwise specified. **Table 4:** Recommended Operating Conditions | SYMBOL | PARAMETER | | MIN | MAX | UNITS | |---------------------------------|-----------------------------------------|----------------------------------|------|----------|-------| | V <sub>cc</sub> | Supply voltage | | 1.65 | 5.5 | V | | Vı | Input voltage range | | 0 | 5.5 | V | | Vo | Output voltage range | | 0 | $V_{CC}$ | V | | | | V <sub>CC</sub> = 1.65 to 1.95 V | 1.4 | = | | | V <sub>IH</sub> | HIGH-level input voltage | V <sub>CC</sub> = 2.3 to 2.7 V | 1.9 | - | V | | VIH | mon tevet input voltage | V <sub>CC</sub> = 3.0 to 3.6 V | 2.5 | - | , v | | | | V <sub>CC</sub> = 4.5 to 5.5 V | 3.8 | - | | | | | V <sub>CC</sub> = 1.65 to 1.95 V | - | 0.4 | | | V <sub>IL</sub> | V <sub>IL</sub> LOW-level input voltage | $V_{CC}$ = 2.3 to 2.7 V | - | 0.6 | V | | "" | V <sub>CC</sub> = 3.0 to 3.6 V | | - | 0.9 | | | | | V <sub>CC</sub> = 4.5 to 5.5 V | - | 1.35 | | | | | V <sub>CC</sub> = 1.65 to 1.95 V | - | -4 | | | I <sub>OH</sub> | HIGH-level output current | $V_{CC}$ = 2.3 to 2.7 V | - | -8 | mA | | ЮН | mon tevet output current | $V_{CC}$ = 3.0 to 3.6 V | - | -16 | 1117 | | | | V <sub>CC</sub> = 4.5 to 5.5 V | - | -24 | | | | | V <sub>CC</sub> = 1.65 to 1.95 V | - | 4 | | | I <sub>OL</sub> | LOW-level output current | $V_{CC}$ = 2.3 to 2.7 V | - | 8 | mA | | IOL | Low level output current | $V_{CC}$ = 3.0 to 3.6 V | - | 16 | 1117 | | | | $V_{CC}$ = 4.5 to 5.5 V | - | 24 | | | | | V <sub>CC</sub> = 1.65 to 1.95 V | - | 1000 | | | t <sub>r</sub> , t <sub>f</sub> | Input rise or fall time | $V_{CC}$ = 2.3 to 2.7 V | - | 600 | ns | | er, et | (10% - 90%) | V <sub>CC</sub> = 3.0 to 3.6 V | - | 500 | 113 | | | | V <sub>CC</sub> = 4.5 to 5.5 V | = | 400 | | Table 5: Thermal Information | SYMBOL | PARAMETER | MIN | TYP | MAX | UNITS | |-----------------|----------------------------------------|-----|-----|------|-------| | Tj | Operating junction temperature | -55 | - | +125 | °C | | $R_{\theta JA}$ | Junction to ambient thermal resistance | - | 100 | = | °C/W | COPYRIGHT 2022 APOGEE SEMICONDUCTOR # Rad-Hard Dual D Flip Flop with DICE latches and cold sparing DATASHEET ### **5.3 STATIC CHARACTERISTICS** All parameters are specified across the entire operating temperature range unless otherwise specified. **Table 6:** DC Electrical Characteristics | SYMBOL | PARAMETER | CONDITIONS | V <sub>cc</sub> | MIN | TYP | MAX | UNITS | |------------------|---------------------------------------------|-----------------------------------------|--------------------|------------------------|------------------------|------|-------| | | | Ι <sub>Ο</sub> = 100 μΑ | 1.65 to 5.5 V | = | 0.02 | 0.05 | V | | | | I <sub>O</sub> = 1 mA | 1.65 to 5.5 V | = | 0.05 | 0.1 | V | | | | | 2.3 V | = | 0.3 | 0.6 | V | | | | I <sub>O</sub> = 4 mA | 3.0 V | - | 0.2 | 0.4 | V | | | | | 4.5 V | - | 0.2 | 0.4 | V | | | LOW-level | | 2.3 V | - | 0.6 | 1.0 | V | | V <sub>OL</sub> | output voltage | I <sub>O</sub> = 8 mA | 3.0 V | - | 0.4 | 8.0 | V | | | output voitage | | 4.5 V | = | 0.3 | 0.6 | V | | | | I <sub>O</sub> = 16 mA | 3.0 V | = | 1.0 | 1.4 | V | | | 10 10 1114 | 10 - 10 IIIA | 4.5 V | = | 1.1 | 1.5 | V | | | | I <sub>O</sub> = 24 mA | 4.5 V | = | 1.1 | 1.5 | V | | | | Ι <sub>0</sub> = -100 μΑ | 1.65 to 5.5 V | V <sub>CC</sub> - 0.1 | V <sub>CC</sub> - 0.02 | = | V | | | | I <sub>O</sub> = -1 mA | 1.65 to 5.5 V | V <sub>CC</sub> - 0.15 | V <sub>CC</sub> - 0.08 | - | V | | | | | 2.3 V | 1.8 | 2.0 | = | V | | | | $I_O = -4 \text{ mA}$ | 3.0 V | 2.6 | 2.8 | = | V | | | | | 4.5 V | 4.2 | 4.4 | = | V | | | HIGH-level | | 2.3 V | 1.4 | 1.7 | - | V | | V <sub>OH</sub> | | I <sub>O</sub> = -8 mA | 3.0 V | 2.2 | 2.5 | = | V | | | output voltage | | 4.5 V | 3.9 | 4.1 | = | V | | | | I <sub>O</sub> = -16 mA | 3.0 V | 1.5 | 2.0 | - | V | | | | 10 - 10 IIIA | 4.5 V | 3.3 | 3.8 | = | V | | | | I <sub>O</sub> = -24 mA | 4.5 V | 3.0 | 3.5 | - | V | | lee | Quiescent | $V_I = V_{CC}$ or GND | 5.5 V | _ | 56 | 205 | μΑ | | I <sub>cc</sub> | supply current | I <sub>O</sub> = 0 mA | J.J V | | 30 | 203 | μΑ | | Iı | Input current | V <sub>I</sub> = V <sub>CC</sub> or GND | 1.65 to 5.5 V | - | - | ±1 | μΑ | | I <sub>OFF</sub> | Powerdown<br>leakage current <sup>(1)</sup> | V <sub>I</sub> = V <sub>CC</sub> or GND | OFF <sup>(2)</sup> | - | - | 5 | μΑ | <sup>(1)</sup> into any input or output port REVISED: 2022-08-25 $<sup>^{(2)}</sup>$ $V_{CC}$ is disconnected or at GND potential # Rad-Hard Dual D Flip Flop with DICE latches and cold sparing DATASHEET with DICE ### **5.4 DYNAMIC CHARACTERISTICS** All parameters are specified across the entire operating temperature range unless otherwise specified. ### 5.4.1 Timing Requirements **Table 7:** Timing Requirements | SYMBOL | PARAMETER | CONDITIONS | V <sub>CC</sub> | MIN | TYP | MAX | UNITS | |------------------|-----------------------------------------------------|------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|--------------------------------------------------------------------------|-----|-------| | | | | 4.5 to 5.5 V | TBD | 5.7 | - | ns | | t <sub>su</sub> | Setup Time | C. = 50 pE | 4.5 to 5.5 V TBD 5.7 3.0 to 3.6 V TBD 6.7 2.3 to 2.7 V TBD 8.5 1.65 to 1.95 V TBD 13.5 4.5 to 5.5 V TBD 0.9 3.0 to 3.6 V TBD 1.4 2.3 to 2.7 V TBD 2 1.65 to 1.95 V TBD 3.4 4.5 to 5.5 V TBD 3.6 3.0 to 3.6 V TBD 4.1 2.3 to 2.7 V TBD 4.9 1.65 to 1.95 V TBD 4.9 1.65 to 1.95 V TBD 7.2 4.5 to 5.5 V TBD 7.2 | - | ns | | | | L'su | (Data to Clock) | С[ - 30 рі | 2.3 to 2.7 V | TBD | 8.5 | - | ns | | | | 1.65 to 1.95 V | TBD | 13.5 | - | ns | | | | | | 4.5 to 5.5 V | TBD | 5.7<br>6.7<br>8.5<br>13.5<br>0.9<br>1.4<br>2<br>3.4<br>3.6<br>4.1<br>4.9 | - | ns | | t <sub>h</sub> | Hold Time | C. = 50 pF | 3.0 to 3.6 V | TBD | 1.4 | - | ns | | L PH | (Clock to Data <b>Q</b> , $\overline{\mathbf{Q}}$ ) | CL - 30 pi | 2.3 to 2.7 V | TBD | 2 | - | ns | | | | | 1.65 to 1.95 V | TBD | 3.4 | - | ns | | | | | 4.5 to 5.5 V | TBD | 3.6 | - | ns | | t <sub>w</sub> | Pulse Width | C. = 50 pF | 3.0 to 3.6 V | TBD | 4.1 | - | ns | | - CW | (Clock) | CL - 30 pi | 2.3 to 2.7 V | TBD | 4.9 | - | ns | | | | | 1.65 to 1.95 V | TBD | 7.2 | - | ns | | | | | 4.5 to 5.5 V | - | - | TBD | MHz | | f <sub>max</sub> | Clock Frequency | C <sub>L</sub> = 50 pF | 3.0 to 3.6 V | - | - | TBD | MHz | | 'max | (50% Duty Cycle) | CL - 50 hr | 2.3 to 2.7 V | - | - | TBD | MHz | | | | | 1.65 to 1.95 V | - | - | TBD | MHz | # 5.4.2 Operating Characteristics **Table 8:** Operating Characteristics | SYMBOL | PARAMETER | CONDITIONS | V <sub>cc</sub> | MIN | TYP | MAX | UNITS | |-----------------|-------------------------------|----------------------------------|-----------------|-----|-----|-----|-------| | C <sub>IN</sub> | Input Capacitance | $V_I = V_{CC}$ or GND | 1.65 to 5.5 V | - | 6 | 10 | pF | | C <sub>PD</sub> | Power dissipation capacitance | I <sub>O</sub> = 0 mA, f = 1 MHz | 5.5 V | - | TBD | - | pF | # PRELIMINARY DATASHEET # **AP54RHC705** # Rad-Hard Dual D Flip Flop with DICE latches and cold sparing DATASHEET # **5.4.3 Switching Characteristics** # **Table 9:** Switching Characteristics | SYMBOL | PARAMETER | CONDITIONS | V <sub>cc</sub> | MIN | TYP | MAX | UNITS | |-----------------------|------------------------------------------------------------------------------|------------------------|-----------------|-----|---------------------------------------------------------------------|-----|-------| | | | | 4.5 to 5.5 V | - | 16 | TBD | ns | | <b>.</b> | <b>Propagation Delay</b> | C <sub>L</sub> = 50 pF | 3.0 to 3.6 V | - | 20 | TBD | ns | | t <sub>pdclk</sub> | (Clock to Data $\mathbf{Q}, \overline{\mathbf{Q}}$ ) | CL - 30 pi | 2.3 to 2.7 V | - | 24 | TBD | ns | | | | | 1.65 to 1.95 V | | 35 | TBD | ns | | | | | 4.5 to 5.5 V | | 21 | TBD | ns | | <b>.</b> | Propagation Delay | C <sub>L</sub> = 50 pF | 3.0 to 3.6 V | | 27 | TBD | ns | | t <sub>pdclr</sub> | $(\overline{CLR}\;to\;\mathbf{Q},\overline{\mathbf{Q}})$ | С[ - 30 рі | 2.3 to 2.7 V | - | 33 | TBD | ns | | | | | 1.65 to 1.95 V | - | 50 | TBD | ns | | | | | 4.5 to 5.5 V | - | 5.3 | TBD | ns | | t | Output Transition Time | C <sub>L</sub> = 50 pF | 3.0 to 3.6 V | - | 11.4 | TBD | ns | | t <sub>tlh, thl</sub> | Output Hansition Time | С[ - 30 рі | 2.3 to 2.7 V | - | 14.5 | TBD | ns | | | | | 1.65 to 1.95 V | | 24.4 | TBD | ns | | | | | 4.5 to 5.5 V | TBD | 16<br>20<br>24<br>35<br>21<br>27<br>33<br>50<br>5.3<br>11.4<br>14.5 | - | ns | | t <sub>clr</sub> | Pulse Width | C <sub>L</sub> = 50 pF | 3.0 to 3.6 V | TBD | 6 | - | ns | | Cclr | (CLR) | С[ - 30 рі | 2.3 to 2.7 V | TBD | 6.5 | - | ns | | | | | 1.65 to 1.95 V | TBD | 8.5 | - | ns | | | | | 4.5 to 5.5 V | - | 15 | TBD | ns | | t <sub>en</sub> | Output Enable Time | C <sub>L</sub> = 50 pF | 3.0 to 3.6 V | - | 22 | TBD | ns | | Cen | (EN↑to Data <b>Q, Q</b> ) | С[ - 30 рі | 2.3 to 2.7 V | - | 29 | TBD | ns | | | | | 1.65 to 1.95 V | | 43 | TBD | ns | | | | | 4.5 to 5.5 V | - | 15 | TBD | ns | | <b>+</b> | Output Disable Time | C <sub>L</sub> = 50 pF | 3.0 to 3.6 V | - | 22 | TBD | ns | | t <sub>dis</sub> | $(\overline{\sf EN}\downarrow {\sf to}\;{\sf Data}\;{f Q},\;\overline{f Q})$ | ει - 30 μι | 2.3 to 2.7 V | | 29 | TBD | ns | | | | | 1.65 to 1.95 V | - | 43 | TBD | ns | DATASHEET # Rad-Hard Dual D Flip Flop with DICE latches and cold sparing #### 5.5 RADIATION RESILIENCE For detailed radiation testing reports, please contact Apogee Semiconductor at sales@apogeesemi.com. **Table 10:** Radiation Resilience Characteristics | PARAMETER | CONDITIONS | VALUE | UNITS | |---------------------------|------------------------------------------------------|-------|-------------------------| | Total Ionizing Dose (TID) | Please contact Apogee Semiconductor for test report. | 30 | krad (Si) | | SEE LET Threshold | Please contact Apogee Semiconductor for test report. | <80 | MeV-cm <sup>2</sup> /mg | #### 5.6 CHARACTERISTICS MEASUREMENT INFORMATION Figure 3: Timing measurements Figure 4: Propagation delay measurement Figure 5: Setup and hold time measurement # **Rad-Hard Dual D Flip Flop** DATASHEET with DICE latches and cold sparing #### **6 DETAILED DESCRIPTION** The AP54RHC705 is a dual D flip flop designed to operate from a wide supply voltage of 1.65 to 5.5 V with fully redundant input and output stages, providing for superior radiation resilience. The output and input stages are constructed with transient activated clamps (Figure 6, 7) that prevent inadvertent biasing of the V<sub>CC</sub> power rail through parasitic diodes inherent to conventional input, output, and ESD circuits. The IC also incorporates an internal power-on reset (POR) circuit that prevents the output from driving erroneous results during power-on, and guarantees correct operation at power supply voltages as low as 1.65 V. While the supply is ramping, the POR holds the output buffer in tri-state, a feature that prevents unwanted DC current during cold sparing on input and output pins. The AP54RHC family's I/O protection circuitry allows for cold sparing configurations as it avoids a leakage current penalty on inputs and outputs while in a power-down state. This can result in considerable power savings in systems where multiple-path redundancy is employed. The ESD clamp circuits for this logic family are designed to support Class 2 ESD levels of 4 kV HBM and 500 V CDM. Figure 6: Details of input pin structure Figure 7: Details of output pin structure #### Note During tri-state, the application must ensure that the output pins are either held or switched to logic high or logic low levels i.e. close to $V_{cc}$ or **GND**, otherwise increased supply current can occur. COPYRIGHT 2022 APOGEE SEMICONDUCTOR REVISED: 2022-08-25 # Rad-Hard Dual D Flip Flop with DICE latches and cold sparing #### 7 APPLICATIONS INFORMATION #### 7.1 USE IN COLD-SPARING CONFIGURATION As the AP54RHC family is radiation-hardened by design and includes internal TMR, it can be utilized in high-reliablity applications without additional supporting circuitry or devices. Nonetheless, some application requirements call for fully-redundant designs, where an "A" and a "B" device are required, often on separate power rails. Figure 8: Two-path cold-sparing configuration. With the cold-sparing capability of the AP54RHC family, fully redundant "A" and "B" functions may be placed in parallel (as seen in Figure 8) running off redundant power supplies. The inputs and outputs on each one of these functions are assumed to be based on the AP54RHC family, allowing for direct parallel connection without unwanted leakage current paths during cold sparing. In the event of a failure in power supply A or within function A, the system can simply shut power supply A off and switch on power supply B, without requiring additional input or output switching or configuration changes. #### 7.2 POWER SUPPLY RECOMMENDATIONS This device can operate at any voltage within the range specified in Table 4 Recommended Operating Conditions. At a minimum, a 16 VDC (or higher), X7R-rated 0.1 $\mu$ F ceramic decoupling capacitor should be placed near (within 1 cm) the $V_{CC}$ pin of the device. #### 7.3 APPLICATION TIPS Unused **inputs** must **not** be left floating. They may be connected to either a low (GND) or high (V<sub>CC</sub>) bias to provide a known state at the input of the device. Resistors may be used to tie off unused inputs. In the event of a design change, such resistors can be removed, thereby allowing use of the inputs without having to cut traces on the PCB. An unused **output** may be left floating. It is suggested that it be routed to a test point or similar accessible structure in case the gate needs to be utilized as part of a design revision. # Rad-Hard Dual D Flip Flop with DICE latches and cold sparing SEMICONDUCTOR 8 PACKAGING INFORMATION #### Notes: - 1. All linear dimensions are in millimeters. Dimensioning and tolerancing are as per ISO/TS 128-71:2010 2. The part is compliant with JEDEC MO-153 specifications. - \* Body width does **not** include interlead flash. Interlead flash shall not exceed 0.25 mm each side. - \*\* Body length does **not** include mold flash, protrusion, or gate burrs. Mold flash, protrusions, and gate burrs shall not exceed 0.15 mm on each side. Figure 9: Package Mechanical Detail DATASHEET # **Rad-Hard Dual D Flip Flop** with DICE latches and cold sparing ### 9 ORDERING INFORMATION Example part numbers for the AP54RHC705 are listed in Table 11. The full list of options for this part can be found in Figure 10. Please contact Apogee Semiconductor sales at sales@apogeesemi.com for further information on sampling, lead time and purchasing on specific part numbers. Table 11: AP54RHC705 Ordering Information | DEVICE | DESCRIPTION | PACKAGE | |-----------------|-----------------------------------------------------------|------------------| | AP54RHC705ELT-W | Radiation Hardened Dual D Flip Flop (for evaluation only) | Plastic TSSOP-14 | | AP54RHC705ALT-T | Radiation Hardened Dual D Flip Flop (30 krad (Si)) | Plastic TSSOP-14 | Figure 10: Part Number Decoder - 1. RHA Designation - **P** 30 krad (Si) - 2. Part Number - \_ 705 (Dual D Flip Flop) - 3. Pedigree - **A** -55 to +125 °C (Burn-in) - **B** -55 to +125 °C (No burn-in) - **E** 25 °C Functional Test Only (Evaluation) - 4. Lead Finish - L Tin-Lead (SnPb) - **T** Matte Tin (Sn) - 5. Package - **T** 14-pin Thin Shrink Small Outline Package (TSSOP) - 6. Packaging - **W** Waffle Pack - J JEDEC Tray - **R** Tape and Reel - **T** Tube #### 10 REVISION HISTORY | REVISION | DESCRIPTION | DATE | |----------|-------------------------------------------------------------------------------------------|------------| | A03 | Updated device description, output structure image and parametric characteristics tables. | 2022-08-25 | | A02 | Updated formatting and parametric characteristics table. | 2021-07-11 | | A01 | Initial Release. | 2020-02-29 | For the latest version of this document, please visit https://www.apogeesemi.com. REVISED: 2022-08-25 ### PRELIMINARY DATASHEET # AP54RHC705 # Rad-Hard Dual D Flip Flop with DICE latches and cold sparing DATASHEET #### 11 LEGAL All product, product specifications and data are subject to change without notice. Apogee Semiconductor provides technical data (such as datasheets), design resources (including reference designs), reliability data (including performance in radiation environments), application or other design advice, safety information, and other resources "as is" and with all faults, and disclaims all warranties, express and implied, including without limitation any implied warranties of merchantability, fitness for a particular purpose or non-infringement of third party intellectual property rights. These resources are intended for skilled engineers with understanding of high reliability and high radiation environments and its complexities. Apogee Semiconductor is not responsible for: (1) selecting the suitable products for a given application, (2) designing, verifying, validating and testing it, or (3) ensuring that it meets any performance, safety, security, or other requirements. These resources are subject to change without advance notice. The use of these resources is restricted to the development of an application that uses the Apogee Semiconductor products described in them. Other reproduction and display of these resources is prohibited. No license is granted to any other Apogee Semiconductor intellectual property right or to any third-party intellectual property right. Apogee Semiconductor disclaims responsibility and reserves the right to demand indemnification for any claims, damages, costs, losses, and liabilities arising out of wrongful use of these resources. The products are provided subject to Apogee Semiconductor's Terms of Sale (https://www.apogeesemi.com/terms) or other applicable terms provided in conjunction with applicable products. The provision of these resources does not expand or otherwise alter applicable warranties or warranty disclaimers for Apogee Semiconductor products. Purchasers of these products acknowledge that they may be subject to and agree to abide by the United States laws and regulations controlling the export of technical data, computer software, electronic hardware and other commodities. The transfer of such items may require a license from the cognizant agency of the U.S. Government. COPYRIGHT 2022 APOGEE SEMICONDUCTOR REVISED: 2022-08-25