# **APIO16**



# Radiation Hardened level translating I<sup>2</sup>C, SMBUS, SPI 16-bit I/O expander

#### 1 GENERAL DESCRIPTION

The APIO16 is a 16-bit radiation-hardened level translating I<sup>2</sup>C, SMBUS, SPI 16-bit I/O expander designed for harsh environments, such as space and medical applications. It provides voltage-level translation and bidirectional communication over I<sup>2</sup>C, SMBUS, or SPI interfaces, supporting low-voltage controllers while driving higher voltage peripherals.

The APIO16features extensive circuit techniques throughout, including triple modular redundancy, self correcting digital circuits and Dual Interlocked storage CEll (DICE) latches to ensure a high level of immunity to single-event transients (SET) and single event upset (SEU) without requiring additional redundant devices.

The APIO16supports up to 16 I<sup>2</sup>C addresses configured via dedicated pins, and three SPI chip-select inputs allow multi-device SPI operation with minimal additional decoding logic. The open-drain INTB pin alerts the controller of input changes.

For more demanding radiation tolerance, see the Geosynchronous Earth Orbit (GEO) version **AFIO16**.



#### 1.1 FEATURES

- 16-bit general purpose parallel I/O expansion
- Supports SMBUS, 1 MHz I<sup>2</sup>C, and 25 MHz SPI
- Built-in level shifting in voltage range of 1.4 V to 5.5 V
- I<sup>2</sup>C supports 4 pin configurable address bits allowing up to 16 APIO16 devices (256 I/Os) on single I<sup>2</sup>C bus
- SEL, SEU, SEFI Immune to LET of 75 MeV-cm2/mg
- SET Immune to LET of 75 MeV-cm2/mg for  $V_{CCI} \ge 1.8V$
- Radiation Lot Acceptance at TID 30 krad (Si), LEO
- · Radiation Lot Acceptance at TID 300 krad (Si), GEO
- Schmitt triggered inputs on all interface/port pins
- · Open drain interrupt output (INTB)
- 25 mA source/sink drive strength
- · Cold spareable I/Os with zero power penalty

#### **DEVICE INFORMATION**

| PART NUMBER              | GRADE                | Package          |
|--------------------------|----------------------|------------------|
| APIO16ANT-R <sup>1</sup> | A-Grade Flight (LEO) |                  |
| APIO16BNT-R <sup>1</sup> | B-Grade Flight (LEO) |                  |
| APIO16CNT-R <sup>1</sup> | C-Grade Flight (LEO) | TSSOP-28 Plastic |
| APIO16ENT-R              | E-Grade Flight (LEO) | 6.4mm x 9.7mm    |
| AFIO16ANT-R <sup>1</sup> | A-Grade Flight (GEO) |                  |
| AFIO16BNT-R <sup>1</sup> | B-Grade Flight (GEO) | mass = 95 mg     |
| AFIO16CNT-R <sup>1</sup> | C-Grade Flight (GEO) |                  |
| AFIO16ENT-R <sup>1</sup> | E-Grade Flight (GEO) |                  |

(1) Available 2025-September

#### 1.2 APPLICATIONS

- · Bus expansion
- MCU/Processor wake/sleep support
- · Power sequencing and domain control
- · Dynamic Voltage Scaling (DVS) control
- · Phased-array antenna element control
- · Telemetry and remote sensing
- Fault containment, signal sensing with remote interrupt
- Basic DACs/ADCs
- · Rad-hard data/configuration storage

# **APIO16**Datasheet

# Rad-Hard I/O expander



## **CONTENTS**

| 1  | Gen             | eral Description                                       | 1  |   |      | 5.6.2    | Register 1                                      |    |
|----|-----------------|--------------------------------------------------------|----|---|------|----------|-------------------------------------------------|----|
|    | 1.1             | Features                                               | 1  |   |      | 5.6.3    | Register 2                                      |    |
|    | 1.2             | Applications                                           | 1  |   |      | 5.6.4    | Register 3                                      | 22 |
|    | _               | tare that                                              | _  |   |      | 5.6.5    | Register 4                                      | 23 |
| 2  | Acro            | nyms and Abbreviations                                 | 3  |   |      | 5.6.6    | Register 5                                      | 23 |
| 2  | Din             | Configuration                                          |    |   |      | 5.6.7    | Register 6                                      | 23 |
| 3  | PIII            | Configuration                                          | 4  |   |      | 5.6.8    | Register 7                                      | 23 |
| 4  | Flec            | trical Characteristics                                 | 6  |   | 5.7  | Appli    | cation circuit                                  | 24 |
| •  | 4.1             | Absolute Maximum Ratings                               | 6  |   |      | 5.7.1    | Basic I <sup>2</sup> C operation                | 24 |
|    | 4.2             | Recommended Operating Conditions                       | 7  |   |      | 5.7.2    | I <sup>2</sup> C connection to FPGA low volt-   |    |
|    | 4.3             | Electrical Characteristics                             | 8  |   |      |          | age bank                                        | 24 |
|    | 7.5             | Etectrical characteristics                             | U  |   |      | 5.7.3    | Sizing the pull-up resistors for                |    |
| 5  | Deta            | ailed Description                                      | 13 |   |      |          | SDA and SCLK for I <sup>2</sup> C               | 24 |
| _  | 5.1             | Overview                                               | 13 |   |      | 5.7.4    | Basic SPI operation                             |    |
|    | 5.2             | Functional Block Diagram                               | 13 |   |      | 5.7.5    | Using CSB0, CSB1, CSB2 to multi-                |    |
|    | 5.3             | Detailed Functional Modes                              | 13 |   |      |          | plex many devices in SPI mode                   | 27 |
|    | 5.5             | 5.3.1 Power-On Reset (POR)                             | 13 |   | 5.8  | lavou    | t guidelines                                    |    |
|    |                 | 5.3.1.1 POR VCCI                                       | 13 |   | 5.9  |          | handling                                        |    |
|    |                 | 5.3.1.2 POR VCCP                                       | 14 |   | 3.7  | 5.9.1    | I <sup>2</sup> C illegal command                |    |
|    |                 | 5.3.2 RESETB                                           | 14 |   |      | 5.9.2    | I <sup>2</sup> C controller acknowledge fail    |    |
|    |                 | 5.3.3 MODE                                             | 14 |   |      | 5.9.3    | I <sup>2</sup> C target acknowledge fail        |    |
|    |                 | 5.3.4 PORTS                                            | 14 |   |      | 5.9.4    | I <sup>2</sup> C target data send to controller | 21 |
|    |                 | 5.3.5 INTB                                             | 15 |   |      | 3.9.4    | fail                                            | 27 |
|    | 5.4             | I <sup>2</sup> C operation                             | 15 |   |      | 5.9.5    |                                                 |    |
|    | J. <del>T</del> | 5.4.1 I <sup>2</sup> C timing diagrams                 | 16 |   |      | 5.9.6    | I <sup>2</sup> C stop detect                    |    |
|    |                 | 5.4.2 I <sup>2</sup> C write                           | 18 |   |      |          |                                                 |    |
|    |                 | 5.4.3 l <sup>2</sup> C read                            | 18 |   |      | 5.9.7    | SPI llegal command                              |    |
|    | 5.5             | SPI operation                                          | 19 |   |      | 5.9.8    | SPI loss of synchrony                           |    |
|    | 5.5             | 5.5.1 SPI timing diagrams                              | 20 |   |      | 5.9.9    | Extremely long transactions                     | 28 |
|    |                 | 5.5.2 SPI write                                        | 21 | _ | Do a |          | Information                                     | 20 |
|    |                 | 5.5.3 SPI read                                         | 21 | 6 | Pac  | kaging   | Information                                     | 29 |
|    |                 | 5.5.4 SPI read 4-wire                                  | 21 | - | Oud  | oving I  | ofo wording                                     | 20 |
|    |                 | 5.5.5 SPI read 3-wire                                  | 21 | 7 | Ora  | ering ii | nformation                                      | 30 |
|    |                 |                                                        |    |   | Dave | :-: !!   |                                                 | 2  |
|    | E G             | 5.5.6 SPI read from port                               | 21 | 8 | Rev  | ision H  | istory                                          | 31 |
|    | 5.6             | •                                                      | 22 | 0 | Log  | al       |                                                 | 32 |
|    |                 | 5.6.1 Register 0                                       | 22 | 9 | Leg  | al       |                                                 | 32 |
|    |                 |                                                        |    |   |      |          |                                                 |    |
|    | CT 4            | OF TABLES                                              |    |   |      |          |                                                 |    |
| LI | <b>51</b> (     | OF TABLES                                              |    |   |      |          |                                                 |    |
|    |                 |                                                        |    |   |      |          |                                                 |    |
|    | 1               | Device Pinout                                          | 5  |   | 11   |          | 6 registers                                     |    |
|    | 2               | Absolute Maximum Ratings                               | 6  |   | 12   |          | port 0 register                                 |    |
|    | 3               | Recommended Operating Conditions                       | 7  |   | 13   |          | port 1 register                                 |    |
|    | 4               | Thermal Information                                    | 7  |   | 14   |          | ut port 0 register                              |    |
|    | 5               | Electrical Characteristics: general                    | 8  |   | 15   |          | ut port 1 register                              |    |
|    | 6               | Electrical Characteristics: general                    | 9  |   | 16   |          | ity port 0 register                             |    |
|    | 7               | Electrical Characteristics: general                    | 10 |   | 17   | Polar    | ity port 1 register                             | 23 |
|    | 8               | Electrical Characteristics: I <sup>2</sup> C/SMBUS op- |    |   | 18   | Config   | guration port 0 register                        | 23 |
|    |                 | eration                                                | 11 |   | 19   | Config   | guration port 1 register                        | 23 |
|    | 9               | Electrical Characteristics: SPI operation .            | 12 |   | 20   | Stand    | lard I <sup>2</sup> C bus speed requirements    | 25 |
|    | 10              | I <sup>2</sup> C address                               | 15 |   | 21   | Order    | ing Information                                 | 30 |

# **APIO16**Datasheet

# Rad-Hard I/O expander



## **LIST OF FIGURES**

| 1 | Device Pinout                                            | 4  | 8  | SPI timing specifications               | 20 |
|---|----------------------------------------------------------|----|----|-----------------------------------------|----|
| 2 | block diagram                                            | 13 | 9  | SPI example write register 2 then write |    |
|   | simplified port pin schematic                            |    |    | register 3                              | 20 |
| 4 | I <sup>2</sup> C timing diagram for single write oper-   |    | 10 | SPI example read register               |    |
|   | ation                                                    | 16 | 11 | basic I <sup>2</sup> C application      | 24 |
| 5 | I <sup>2</sup> C timing diagram for two write operations | 16 | 12 | basic SPI application                   | 26 |
| 6 | I <sup>2</sup> C port read timing specifications         | 16 | 13 | Package Mechanical Drawing              | 29 |
|   | I <sup>2</sup> C timing diagram for I2C specifications.  |    | 14 | Part Number Decoder                     | 30 |

## **2 ACRONYMS AND ABBREVIATIONS**

| ESD  | Electrostatic Discharge           | POR | Power On Reset       |
|------|-----------------------------------|-----|----------------------|
| RHA  | Radiation Hardness Assurance      | SEE | Single Event Effects |
| SEFI | Single Event Functional Interrupt | SEL | Single Event Latchup |
| SET  | Single Event Transient            | TID | Total Ionizing Dose  |
| TMR  | Triple Modular Redundancy         | CDM | Charged-device Model |
| HBM  | Human-body Model                  |     |                      |



## **3 PIN CONFIGURATION**

Figure 1 shows the pin assignments for the TSSOP-28 package APIO16 device.



Figure 1: APIO16 device pinout overview



Table 1: APIO16 device pinout description

| PIN NAME(S) | PIN NUMBER(S) |                                     | DESCRIPTION                                                                                                                                            |
|-------------|---------------|-------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|
|             |               | MODE=low (I <sup>2</sup> C)         | MODE=hi (SPI)                                                                                                                                          |
| SCL/SCLK    | 26            | I <sup>2</sup> C SCL <sup>(1)</sup> | SPI SCLK input <sup>(1)</sup>                                                                                                                          |
| SDA/MOSI    | 27            | I <sup>2</sup> C SDA <sup>(1)</sup> | SPI MOSI input <sup>(1)</sup>                                                                                                                          |
| A3/CSB2     | 5             | address bit A3 <sup>(1)</sup>       | active low chip select CSB2 <sup>(1)</sup>                                                                                                             |
| A2/CSB1     | 23            | address bit A2 <sup>(1)</sup>       | active low chip select CSB1 <sup>(1)</sup>                                                                                                             |
| A1/CSB0     | 24            | address bit A1 <sup>(1)</sup>       | active low chip select CSB0 <sup>(1)</sup>                                                                                                             |
| A0/MISO     | 25            | address bit A0 <sup>(1)</sup>       | MISO tri-state output <sup>(1)</sup>                                                                                                                   |
| INTB        | 1             | mum rail thr                        | active low interrupt output, pull up to a 5.5V maxi-<br>rough a pull-up resistor                                                                       |
| RESETB      | 3             | active low re                       | eset input pull up to <b>V</b> ccı if not required <sup>(1)</sup>                                                                                      |
| MODE        | 4             |                                     | pperates with an I <sup>2</sup> C interface, if high, part operates interface. Tie to <b>V</b> <sub>SS</sub> or <b>V</b> <sub>CCI</sub> <sup>(1)</sup> |
| VCCI        | 2             | 1 1 1                               | ge for all pins other than ports <b>V</b> ccı                                                                                                          |
| P0_0        | 6             | port 0 input                        | /output 0 <sup>(2)</sup>                                                                                                                               |
| P0_1        | 7             | port 0 input                        | •                                                                                                                                                      |
| P0_2        | 8             | port 0 input                        | •                                                                                                                                                      |
| P0_3        | 9             | port 0 input                        | ·                                                                                                                                                      |
| P0_4        | 10            | port 0 input                        | •                                                                                                                                                      |
| P0_5        | 11            | port 0 input                        | •                                                                                                                                                      |
| P0_6        | 12            | port 0 input                        | •                                                                                                                                                      |
| P0_7        | 13            | port 0 input                        | /output 7 <sup>(2)</sup>                                                                                                                               |
| VSS         | 14            | ground                              |                                                                                                                                                        |
| P1_0        | 15            | port 1 input,                       | -                                                                                                                                                      |
| P1_1        | 16            | port 1 input,                       | •                                                                                                                                                      |
| P1_2        | 17            | port 1 input,                       |                                                                                                                                                        |
| P1_3        | 18            | port 1 input,                       |                                                                                                                                                        |
| P1_4        | 19            | port 1 input,                       | ·                                                                                                                                                      |
| P1_5        | 20            | port 1 input,                       |                                                                                                                                                        |
| P1_6        | 21            | port 1 input,                       |                                                                                                                                                        |
| P1_7        | 22            | port 1 input,                       | •                                                                                                                                                      |
| VCCP        | 28            | supply volta                        | ge for ports , tied to <b>V</b> <sub>CCP</sub>                                                                                                         |

<sup>(1)</sup> referenced to **V**<sub>CCI</sub>
(2) referenced to **V**<sub>CCP</sub>

# **APIO16** Datasheet

## **Rad-Hard I/O expander**



#### **4 ELECTRICAL CHARACTERISTICS**

The sign convention for current follows JEDEC standards with negative values representing current sourced from the device and positive values representing current sunk into the device.

#### 4.1 ABSOLUTE MAXIMUM RATINGS

Excursions beyond the values listed in Table 2 may cause permanent damage to the device. Proper function of the device cannot be guaranteed if these values are exceeded, and long-term device reliability may be affected. Functionality of the device at these values, or beyond those listed in Recommended Operating Conditions (Table 3) is not guaranteed.

All parameters are specified across the entire operating temperature range unless otherwise specified.

Table 2: Absolute Maximum Ratings

| SYMBOL                              | PARAMETER                                                                                                                                                      |              |             |    |
|-------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|-------------|----|
| V <sub>CCI</sub> , V <sub>CCP</sub> | Supply voltage                                                                                                                                                 | -0.3 to +5.5 | V           |    |
| Vı                                  | INTB, RESETB, MODE, A3/CSB2, P0_1, P0_2, P0_3, P0_4, P0_5, P0_6, P0_7, P1_1, P1_2, P1_3, P1_4, P1_5, P1_6, P1_7, A2/CSB1, A1/CSB0, A0/MISO, SCL/SCLK, SDA/MOSI | -0.3 to +5.5 | V           |    |
| I <sub>IK</sub>                     | maximum current into input pins                                                                                                                                |              |             |    |
| I <sub>O</sub>                      | maximum current into output pins                                                                                                                               |              |             |    |
| I <sub>CCI</sub>                    | maximum current into VCCI pin                                                                                                                                  |              |             |    |
| I <sub>CCP</sub>                    | maximum current into VCCP pin                                                                                                                                  |              | -100 to 420 | mA |
| I <sub>VSS</sub>                    | maximum current out of VSS pin                                                                                                                                 |              | -420 to 100 | mA |
| V                                   | FCD Voltago                                                                                                                                                    | НВМ          | > 1000      | V  |
| V <sub>ESD</sub>                    | ESD Voltage CDM                                                                                                                                                |              | > 500       | V  |
| T <sub>J</sub>                      | Operating junction temperature range                                                                                                                           | '            | -55 to +150 | °C |
| T <sub>STG</sub>                    | Storage temperature range                                                                                                                                      |              |             |    |

# **APIO16**Datasheet

# Rad-Hard I/O expander



#### 4.2 RECOMMENDED OPERATING CONDITIONS

All recommended parameters below are specified across the entire operating temperature range unless otherwise specified.

**Table 3:** Recommended Operating Conditions

| SYMBOL             | PARAMETER                                                                                                                                                      | MIN | MAX       | UNITS |
|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----------|-------|
| $V_{CCI}, V_{CCP}$ | supply voltages 1                                                                                                                                              |     | 5.5       | V     |
| Vı                 | INTB, RESETB, MODE, A3/CSB2, P0_1, P0_2, P0_3, P0_4, P0_5, P0_6, P0_7, P1_1, P1_2, P1_3, P1_4, P1_5, P1_6, P1_7, A2/CSB1, A1/CSB0, A0/MISO, SCL/SCLK, SDA/MOSI |     | 5.5       | V     |
| V <sub>O_I</sub>   | output voltage on serial interface pins                                                                                                                        |     | $V_{CCI}$ | V     |
| V <sub>O_P</sub>   | output voltage on port pins                                                                                                                                    | 0   | $V_{CCP}$ | V     |
| I <sub>OL</sub>    | LOW level output current on serial interface or port pins                                                                                                      | -   | 25        | mA    |
| I <sub>OH</sub>    | HIGH level output current on serial interface or port pins                                                                                                     | -   | -25       | mA    |
| I <sub>CCP</sub>   | Current into VCCP pin                                                                                                                                          |     | 410       | mA    |
| I <sub>VSS</sub>   | Current out of VSS pin                                                                                                                                         | -   | -410      | mA    |

Table 4: Thermal Information

| SYMBOL          | PARAMETER 1                            |   | TYP | MAX  | UNITS |
|-----------------|----------------------------------------|---|-----|------|-------|
| Tj              | Operating junction temperature         |   | -   | +125 | °C    |
| $R_{\theta JA}$ | Junction to ambient thermal resistance | - | 64  | -    | °C/W  |

# **APIO16**Datasheet

# Rad-Hard I/O expander



## 4.3 ELECTRICAL CHARACTERISTICS

All parameters are specified across the entire operating temperature range and entire recommended operating range unless otherwise specified.

**Table 5:** Electrical Characteristics: general

| SYMBOL                       | PARAMETER                                            | CONDITIONS                             | MIN   | TYP  | MAX  | UNITS |
|------------------------------|------------------------------------------------------|----------------------------------------|-------|------|------|-------|
| V <sub>CCI_START</sub>       | V <sub>CCI</sub> POR start voltage                   |                                        | -     | 1.13 | 1.36 | V     |
| V <sub>CCP_START</sub>       | V <sub>CCP</sub> POR start voltage                   |                                        | -     | 1.13 | 1.36 | V     |
| V <sub>CCI_STOP</sub>        | V <sub>CCI</sub> POR stop voltage                    |                                        | 0.8   | 1.08 | -    | V     |
| V <sub>CCP_STOP</sub>        | V <sub>CCP</sub> POR stop voltage                    |                                        | 0.8   | 1.08 | -    | V     |
| V <sub>CCI_HYST</sub>        | V <sub>CCI</sub> POR hysteresis                      |                                        | 20    | 52   | 110  | mV    |
| V <sub>CCP_HYST</sub>        | V <sub>CCP</sub> POR hysteresis                      |                                        | 20    | 52   | 110  | mV    |
|                              | SDA/MOSI, SCL/SCLK, A0,                              | V <sub>CCI</sub> = 5.5 V               | 1.65  | 2.6  | -    |       |
| V <sub>T-</sub>              | A1/CSB0, A2/CSB1,                                    | V <sub>CCI</sub> = 3.0 V               | 0.9   | 1.4  | -    | V     |
| ·                            | A3/CSB2, MODE, RESETB Negative-going                 | V <sub>CCI</sub> = 1.65 V              | 0.495 | 0.73 | -    |       |
|                              | threshold voltage                                    | V <sub>CCI</sub> = 1.4 V, 0°C to 110°C | 0.42  | 0.6  | -    |       |
|                              | Port pins (P0_x, P1_x)                               | V <sub>CCP</sub> = 5.5 V               | 1.65  | 2.6  | -    |       |
| V <sub>T-</sub>              | Negative-going                                       | V <sub>CCP</sub> = 3.0 V               | 0.9   | 1.4  | -    | V     |
|                              | threshold voltage                                    | V <sub>CCP</sub> = 1.65 V              | 0.495 | 0.73 | -    |       |
|                              |                                                      | V <sub>CCP</sub> = 1.4 V, 0°C to 110°C | 0.42  | 0.6  | -    |       |
|                              | SDA/MOSI, SCL/SCLK, A0,                              | V <sub>CCI</sub> = 5.5 V               | -     | 3.0  | 3.85 |       |
| V <sub>T+</sub>              | A1/CSB0, A2/CSB1,                                    | V <sub>CCI</sub> = 3.0 V               | -     | 1.7  | 2.1  | V     |
|                              | A3/CSB2, MODE, RESETB<br>Positive-going threshold    | V <sub>CCI</sub> = 1.65 V              | -     | 1.03 | 1.15 |       |
|                              | voltage                                              | V <sub>CCI</sub> = 1.4 V, 0°C to 110°C | -     | 0.88 | 0.98 |       |
|                              | Port pins (P0_x, P1_x)                               | V <sub>CCP</sub> = 5.5V                | -     | 3.0  | 3.85 |       |
| V <sub>T+</sub>              | Positive-going threshold                             | V <sub>CCP</sub> = 3.0V                | -     | 1.7  | 2.1  | V     |
|                              | voltage                                              | V <sub>CCP</sub> = 1.65V               | -     | 1.03 | 1.15 |       |
|                              |                                                      | V <sub>CCP</sub> = 1.4V, 0°C to 110°C  | -     | 0.88 | 0.98 |       |
|                              | SDA/MOSI, SCL/SCLK                                   | V <sub>CCI</sub> = 5.5V                | 0.3   | 0.38 | -    |       |
| $\Delta 	extsf{V}_	extsf{T}$ | Input hysteresis (V <sub>T+</sub> -V <sub>T-</sub> ) | V <sub>CCI</sub> = 3.0V                | 0.22  | 0.32 | -    | V     |
|                              | input hysteresis (V + V -)                           | V <sub>CCI</sub> = 1.65V               | 0.15  | 0.29 | -    |       |
|                              |                                                      | V <sub>CCI</sub> = 1.4V, 0°C to 110°C  | 0.15  | 0.29 | -    |       |
|                              | Port pins (P0_x, P1_x)                               | V <sub>CCP</sub> = 5.5V                | 0.3   | 0.38 | -    |       |
| $\Delta V_{T}$               | Input hysteresis (V <sub>T+</sub> -V <sub>T-</sub> ) | V <sub>CCP</sub> = 3.0V                | 0.22  | 0.32 | -    | V     |
|                              | input injuteredia (V  + V  -)                        | V <sub>CCP</sub> = 1.65V               | 0.15  | 0.29 | -    |       |
|                              |                                                      | V <sub>CCP</sub> = 1.4V, 0°C to 110°C  | 0.15  | 0.29 | -    |       |



**Table 6:** Electrical Characteristics: general

| SYMBOL            | PARAMETER                              | CONDITIONS                                                         | MIN  | TYP  | MAX  | UNITS |
|-------------------|----------------------------------------|--------------------------------------------------------------------|------|------|------|-------|
|                   | port pin output high                   | V <sub>CCP</sub> = 5.5V, I <sub>OH_P</sub> = -25mA                 | 4.55 | 4.96 | -    |       |
|                   | voltage, all port pins                 | V <sub>CCP</sub> = 3.0V, I <sub>OH_P</sub> = -25mA                 | 1.8  | 2.33 | -    |       |
|                   | sourcing same current                  | V <sub>CCP</sub> = 5.5V, I <sub>OH_P</sub> = -10mA                 | 5.1  | 5.27 | -    |       |
| V <sub>OH_P</sub> |                                        | V <sub>CCP</sub> = 3.0V, I <sub>OH_P</sub> = -10mA                 | 2.5  | 2.73 | -    | V     |
|                   |                                        | V <sub>CCP</sub> = 1.65V, I <sub>OH_P</sub> = -10mA                | 0.9  | 1.25 | -    |       |
|                   |                                        | V <sub>CCP</sub> = 1.4V, I <sub>OH_P</sub> = -4mA, 0°C to<br>110°C | 1.05 | 1.22 | -    |       |
|                   | port pin output low                    | $V_{CCP} = 5.5V, I_{OL_P} = 25mA$                                  | -    | 0.27 | 0.43 |       |
|                   | voltage, all port pins                 | V <sub>CCP</sub> = 3.0V, I <sub>OL_P</sub> = 25mA                  | -    | 0.31 | 0.57 |       |
|                   | sinking same current                   | V <sub>CCP</sub> = 5.5V, I <sub>OL_P</sub> = 10mA                  | -    | 0.12 | 0.2  |       |
| V <sub>OL_P</sub> |                                        | V <sub>CCP</sub> = 3.0V, I <sub>OL_P</sub> = 10mA                  | -    | 0.13 | 0.22 | V     |
|                   |                                        | V <sub>CCP</sub> = 1.65V, I <sub>OL_P</sub> = 10mA                 | -    | 0.17 | 0.34 |       |
|                   |                                        | V <sub>CCP</sub> = 1.4V, I <sub>OL_P</sub> = 4mA, 0°C to<br>110°C  | -    | 0.08 | 0.16 |       |
|                   | MICO sin autout high                   | V <sub>CCI</sub> = 5.5V, I <sub>OH_I</sub> = -25mA                 | 4.9  | 5.0  | -    |       |
|                   | MISO pin output high<br>voltage        | V <sub>CCI</sub> = 3.0V, I <sub>OH_I</sub> = -25mA                 | 2.15 | 2.4  | -    |       |
|                   | voltage                                | V <sub>CCI</sub> = 5.5V, I <sub>OH_I</sub> = -10mA                 | 5.25 | 5.3  | -    |       |
| V <sub>OH_I</sub> |                                        | V <sub>CCI</sub> = 3.0V, I <sub>OH_I</sub> = -10mA                 | 2.65 | 2.75 | -    | V     |
|                   |                                        | V <sub>CCI</sub> = 1.65V, I <sub>OH_I</sub> = -10mA                | 1.05 | 1.3  | -    |       |
|                   |                                        | V <sub>CCI</sub> = 1.4V, I <sub>OH_I</sub> = -4mA, 0°C to<br>110°C | 1.16 | 1.22 | -    |       |
|                   | INTO MICO CDA min                      | V <sub>CCI</sub> = 5.5V, I <sub>OL_I</sub> = 25mA                  | -    | 0.19 | 0.3  |       |
|                   | INTB, MISO, SDA pin output low voltage | V <sub>CCI</sub> = 3.0V, I <sub>OL_I</sub> = 25mA                  | -    | 0.23 | 0.42 |       |
|                   | output tow voltage                     | V <sub>CCI</sub> = 5.5V, I <sub>OL_I</sub> = 10mA                  | -    | 0.08 | 0.13 |       |
| V <sub>OL_I</sub> |                                        | V <sub>CCI</sub> = 3.0V, I <sub>OL_I</sub> = 10mA                  | -    | 0.09 | 0.18 | V     |
|                   |                                        | V <sub>CCI</sub> = 1.65V, I <sub>OL_I</sub> = 10mA                 | -    | 0.13 | 0.26 |       |
|                   |                                        | V <sub>CCI</sub> = 1.4V, I <sub>OL_I</sub> = 4mA, 0°C to<br>110°C  | -    | 0.06 | 0.12 |       |
|                   | nout his output high                   | V <sub>CCP</sub> = 5.5V, V <sub>OH_P</sub> = 5.1V                  | -    | -21  | -13  |       |
|                   | port pin output high<br>current        | V <sub>CCP</sub> = 3.0V, V <sub>OH_P</sub> = 2.6V                  | -    | -17  | -9   |       |
|                   | current                                | V <sub>CCP</sub> = 1.65V, V <sub>OH_P</sub> = 1.25V                | -    | -11  | -4.5 | mA    |
| I <sub>OH_P</sub> |                                        | V <sub>CCP</sub> = 1.4V, V <sub>OH_P</sub> = 1V, 0°C to<br>110°C   | -    | -9   | -3   |       |
|                   | and the state of the                   | V <sub>CCP</sub> = 5.5V, V <sub>OL_P</sub> = 0.4V                  | 28   | 52   | -    |       |
|                   | port pin output low<br>current         | V <sub>CCP</sub> = 3.0V, V <sub>OL_P</sub> = 0.4V                  | 22   | 43   | -    |       |
|                   | Current                                | V <sub>CCP</sub> = 1.65V, V <sub>OL_P</sub> = 0.4V                 | 14   | 28   | -    | mA    |
| I <sub>OL_P</sub> |                                        | V <sub>CCP</sub> = 1.4V, V <sub>OL_P</sub> = 0.4V, 0°C to<br>110°C | 10   | 22   | -    |       |



Table 7: Electrical Characteristics: general

| SYMBOL               | PARAMETER                                                         | CONDITIONS                                                                                                              | MIN | TYP  | MAX  | UNITS |
|----------------------|-------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|-----|------|------|-------|
|                      | MICO nin autout high                                              | V <sub>CCI</sub> = 5.5V, V <sub>OH_I</sub> = 5.1V                                                                       | -   | -21  | -13  |       |
|                      | MISO pin output high current                                      | V <sub>CCI</sub> = 3.0V, V <sub>OH_I</sub> = 2.6V                                                                       | -   | -17  | -9   |       |
|                      | Current                                                           | V <sub>CCI</sub> = 1.65V, V <sub>OH_I</sub> = 1.25V                                                                     | -   | -11  | -4.5 | mA    |
| $I_{OH\_I}$          |                                                                   | V <sub>CCI</sub> = 1.4V, V <sub>OH_I</sub> = 1V, 0°C to 110°C                                                           | -   | -9   | -3   |       |
|                      | INTB, MISO, SDA pin                                               | $V_{CCI} = 5.5V, V_{OL_I} = 0.4V$                                                                                       | 28  | 52   | -    |       |
|                      | output low current                                                | V <sub>CCI</sub> = 3.0V, V <sub>OL_I</sub> = 0.4V                                                                       | 22  | 43   | -    |       |
|                      |                                                                   | $V_{CCI}$ = 1.65V, $V_{OL_{-}I}$ = 0.4V                                                                                 | 14  | 28   | -    | mA    |
| I <sub>OL_I</sub>    |                                                                   | V <sub>CCI</sub> = 1.4V, V <sub>OL_I</sub> = 0.4, 0°C to<br>110°C                                                       | 10  | 22   | -    |       |
| I <sub>VCCI_Q</sub>  | quiescent supply current into V <sub>CCI</sub>                    | V <sub>CCI</sub> = 5.5V, all ports inputs tied to<br>VSS or 5.5V, no communications,<br>No Dose T <sub>j</sub> =25°C    | -   | 216  | 300  | uA    |
| I <sub>VCCI_Q</sub>  | quiescent supply current into<br>V <sub>CCI</sub>                 | V <sub>CCI</sub> = 5.5V, all ports inputs tied to<br>VSS or 5.5V, no communications,<br>No Dose T <sub>j</sub> =125°C   | -   | 358  | 1560 | uA    |
| I <sub>VCCP_Q</sub>  | quiescent supply current into V <sub>CCP</sub>                    | V <sub>CCP</sub> = 5.5V, all ports inputs tied<br>to VSS or 5.5V, no<br>communications, No Dose<br>T <sub>i</sub> =25°C | -   | 28   | 50   | uA    |
| I <sub>VCCP_Q</sub>  | quiescent supply current into V <sub>CCP</sub>                    | $V_{CCP}$ = 5.5V, all ports inputs tied<br>to VSS or 5.5V, no<br>communications, No Dose<br>$T_j$ =125°C                | -   | 63   | 415  | uA    |
| C <sub>IP</sub>      | port pin capacitance when port configured as input <sup>(1)</sup> |                                                                                                                         | -   | 11.5 | -    | pF    |
| t <sub>V_INTB</sub>  | Time from change on input port<br>to INTB valid                   |                                                                                                                         | 500 | -    | 1500 | ns    |
| t <sub>RESET_W</sub> | required RESETB pulse width                                       |                                                                                                                         | 200 | -    | -    | ns    |
| t <sub>RESET_R</sub> | recovery from RESETB                                              |                                                                                                                         | 200 | -    | -    | ns    |
| t <sub>RESET_A</sub> | time for RESETB to affect ports                                   | -                                                                                                                       | -   | -    | 200  | ns    |

<sup>(1)</sup> not tested in production



Table 8: Electrical Characteristics: I<sup>2</sup>C/SMBUS operation

| SYMBOL                    | PARAMETER                                                  | CONDITIONS                                                      | MIN | TYP | MAX  | UNITS |
|---------------------------|------------------------------------------------------------|-----------------------------------------------------------------|-----|-----|------|-------|
| I <sub>I</sub>            | Input leakage on RESETB,<br>A3,A2,A1,A0                    | V <sub>I</sub> =5.5V or V <sub>SS</sub> T <sub>j</sub> =25°C    | -1  | -   | 1    | uA    |
| l <sub>l</sub>            | Input leakage on RESETB,<br>A3,A2,A1,A0                    | V <sub>I</sub> =5.5V or V <sub>SS</sub> T <sub>j</sub> =125°C   | -18 | -   | 2    | uA    |
| I <sub>OL_SDA</sub>       | I <sup>2</sup> C SDA pin low level sink<br>current         | $V_{SDA}$ =0.4V, $V_{CCI}$ =3.0V                                | 20  | 37  | -    | mA    |
| I <sub>OL_SDA</sub>       | I <sup>2</sup> C SDA pin low level sink<br>current         | $V_{SDA} = 0.4V, V_{CCI} = 1.65V$                               | 8   | 19  | -    | mA    |
| I <sub>OL_SDA</sub>       | I <sup>2</sup> C SDA pin low level sink<br>current         | V <sub>SDA</sub> =0.4V, V <sub>CCI</sub> =1.4V, 0°C to<br>110°C | 6   | 14  | -    | mA    |
| $C_{l}$                   | SCL, SDA input capacitance <sup>(1)</sup>                  |                                                                 | -   | 8.1 | -    | pF    |
| $f_{SCL}$                 | SCL clock frequency                                        | V <sub>CCI</sub> =3.0                                           | -   | -   | 1000 | kHz   |
| $f_{SCL}$                 | SCL clock frequency                                        | V <sub>CCI</sub> =1.65V                                         | -   | -   | 400  | kHz   |
| $f_{SCL}$                 | SCL clock frequency                                        | V <sub>CCI</sub> =1.4V, 0°C to 110°C                            | -   | -   | 100  | kHz   |
| t <sub>SCH</sub>          | SCL high time                                              |                                                                 | 260 | -   | -    | ns    |
| t <sub>SCL</sub>          | SCL low time                                               |                                                                 | 500 | -   | -    | ns    |
| t <sub>SP</sub>           | SCL, SDA maximum width of spike suppressed by input filter |                                                                 | 50  | -   | 200  | ns    |
| t <sub>SDS_I2C</sub>      | Data setup time                                            | V <sub>CCI</sub> =3.0                                           | 50  | -   | -    | ns    |
| t <sub>SDS_I2C</sub>      | Data setup time                                            | V <sub>CCI</sub> =1.65                                          | 100 | -   | -    | ns    |
| t <sub>SDS_I2C</sub>      | Data setup time                                            | V <sub>CCI</sub> =1.4V, 0°C to 110°C                            | 250 | -   | -    | ns    |
| t <sub>SDH_I2C</sub>      | Data hold time                                             |                                                                 | 0   | -   | -    | ns    |
| t <sub>ICR_I2C</sub>      | Input rise time                                            |                                                                 | -   | -   | 120  | ns    |
| t <sub>ICF_I2C</sub>      | Input fall time                                            |                                                                 | -   | -   | 120  | ns    |
| t <sub>BUF</sub>          | Bus free time between stop<br>and start                    |                                                                 | -   | -   | 500  | ns    |
| t <sub>STS</sub>          | Start or repeated start setup time                         |                                                                 | -   | -   | 260  | ns    |
| t <sub>STH</sub>          | Start or repeated start hold time                          |                                                                 | -   | -   | 260  | ns    |
| t <sub>SPS</sub>          | Stop setup time                                            |                                                                 | -   | -   | 260  | ns    |
| t <sub>VD</sub>           | SCL low to valid data                                      |                                                                 | -   | -   | 450  | ns    |
| t <sub>VDACK</sub>        | SCL low to valid ACK                                       |                                                                 | -   | -   | 450  | ns    |
| t <sub>RST_INTB_I2C</sub> | Read of input port to INTB valid                           |                                                                 | 500 | -   | 1500 | ns    |
| t <sub>VQ_I2C</sub>       | Write of output port to port valid                         |                                                                 | 70  | -   | 400  | ns    |
| t <sub>SUDP_I2C</sub>     | Setup data on port before read                             |                                                                 | 0   | -   | -    | ns    |
| t <sub>HDP_I2C</sub>      | Hold data on port after read                               |                                                                 | 300 | -   | -    | ns    |

<sup>(1)</sup> not tested in production

# **APIO16**Datasheet



**Table 9:** Electrical Characteristics: SPI operation

| SYMBOL                    | PARAMETER                                               | CONDITIONS                             |     | TYP | MAX  | UNITS |
|---------------------------|---------------------------------------------------------|----------------------------------------|-----|-----|------|-------|
| f <sub>SCLK</sub>         | SCLK clock frequency                                    | V <sub>CCI</sub> = 3.0 V               | -   | -   | 25   | MHz   |
| f <sub>SCLK</sub>         | SCLK clock frequency                                    | V <sub>CCI</sub> = 1.65 V              | -   | -   | 10   | MHz   |
| f <sub>SCLK</sub>         | SCLK clock frequency                                    | V <sub>CCI</sub> =1.4 V, 0°C to 110°C  | -   | -   | 2    | MHz   |
| t <sub>HIGH</sub>         | clock high time                                         | V <sub>CCI</sub> = 1.65 V to 5.5 V     | 15  | -   | -    | ns    |
| t <sub>HIGH</sub>         | clock high time                                         | V <sub>CCI</sub> = 1.4 V, 0°C to 110°C | 50  | -   | -    | ns    |
| t <sub>LOW</sub>          | clock low time                                          | V <sub>CCI</sub> = 1.65 V to 5.5 V     | 15  | -   | -    | ns    |
| t <sub>LOW</sub>          | clock low time                                          | V <sub>CCI</sub> = 1.4 V, 0°C to 110°C | 50  | -   | -    | ns    |
| t <sub>SU_CSB</sub>       | CSBx setup time before first<br>SCLK rising edge        | V <sub>CCI</sub> = 1.65 V to 5.5 V     | 50  | -   | -    | ns    |
| t <sub>SU_CSB</sub>       | CSBx setup time before first<br>SCLK rising edge        | V <sub>CCI</sub> = 1.4 V, 0°C to 110°C | 50  | -   | -    | ns    |
| t <sub>H_CSB</sub>        | CSBx hold time after last SCLK falling edge             | V <sub>CCI</sub> = 1.65 V to 5.5 V     | 50  | -   | -    | ns    |
| t <sub>H_CSB</sub>        | CSBx hold time after last SCLK falling edge             | V <sub>CCI</sub> = 1.4 V, 0°C to 110°C | 50  | -   | -    | ns    |
| t <sub>su_dat_spi</sub>   | data setup time for SPI<br>interface                    | V <sub>CCI</sub> = 1.65 V to 5.5 V     | 25  | -   | -    | ns    |
| t <sub>su_dat_spi</sub>   | data setup time for SPI<br>interface                    | V <sub>CCI</sub> = 1.4 V, 0°C to 110°C | 25  | -   | -    | ns    |
| t <sub>HD_DAT_SPI</sub>   | data hold time for SPI interface                        | V <sub>CCI</sub> = 1.65 V to 5.5 V     | 5   | -   | -    | ns    |
| t <sub>HD_DAT_SPI</sub>   | data hold time for SPI interface                        | V <sub>CCI</sub> = 1.4 V, 0°C to 110°C | 5   | -   | -    | ns    |
| t <sub>rst_intb_spi</sub> | Time from read of input port to INTB valid              | V <sub>CCI</sub> = 1.65 V to 5.5 V     | 500 | -   | 1500 | ns    |
| t <sub>RST_INTB_SPI</sub> | Time from read of input port to INTB valid              | V <sub>CCI</sub> = 1.4 V, 0°C to 110°C | 500 | -   | 1500 | ns    |
| t <sub>V_Q_SPI</sub>      | Time from write of output port to port valid            | V <sub>CCI</sub> = 1.65 V to 5.5 V     | -   | -   | 400  | ns    |
| t <sub>V_Q_SPI</sub>      | Time from write of output port to port valid            | V <sub>CCI</sub> = 1.4 V, 0°C to 110°C | -   | -   | 400  | ns    |
| t <sub>SU_DP_SPI</sub>    | setup time for data on port<br>before read from port    | V <sub>CCI</sub> = 1.65 V to 5.5 V     | 100 | -   | -    | ns    |
| t <sub>SU_DP_SPI</sub>    | setup time for data on port<br>before read from port    | V <sub>CCI</sub> = 1.4 V, 0°C to 110°C | 100 | -   | -    | ns    |
| t <sub>H_DP_SPI</sub>     | hold time for data on port after read from port         | V <sub>CCI</sub> = 1.65 V to 5.5 V     | 100 | -   | -    | ns    |
| t <sub>H_DP_SPI</sub>     | hold time for data on port after read from port         | V <sub>CCI</sub> = 1.4 V, 0°C to 110°C | 100 | -   | -    | ns    |
| t <sub>VD_SPI</sub>       | time from falling edge of SCLK<br>to valid data on MISO | V <sub>CCI</sub> = 1.65 V to 5.5 V     | -   | -   | 100  | ns    |
| t <sub>VD_SPI</sub>       | time from falling edge of SCLK<br>to valid data on MISO | V <sub>CCI</sub> =1.4V, 0°C to 110°C   | -   | -   | 100  | ns    |
| t <sub>DIS_MOSI</sub>     | time from CSBx rising to high impedance on MISO         | V <sub>CCI</sub> = 1.65 V to 5.5 V     | -   | -   | 100  | ns    |
| t <sub>DIS_MOSI</sub>     | time from CSBx rising to high impedance on MISO         | V <sub>CCI</sub> =1.4V, 0°C to 110°C   | -   | -   | 100  | ns    |



#### 5 DETAILED DESCRIPTION

#### **5.1 OVERVIEW**

The APIO16 provides robust and flexible I/O expansion capabilities with voltage level translation, ensuring reliable operation across varying supply voltages. The architecture supports two independent supply rails: VCCI powers the serial interface logic, while VCCP powers the I/O ports. This separation enables seamless interfacing between low-voltage microcontrollers and higher voltage peripherals. The device implements an SMBUS compatible I<sup>2</sup>C or SPI based serial bus with two 8-bit ports which can be controlled or read by an external host on the bus.

#### 5.2 FUNCTIONAL BLOCK DIAGRAM



Figure 2: block diagram

#### **5.3 DETAILED FUNCTIONAL MODES**

#### 5.3.1 Power-On Reset (POR)

**5.3.1.1 POR VCCI** The device incorporates independent POR circuits on VCCI and VCCP supplies. If VCCI drops below the threshold VCCI\_STOP, all internal registers are reset to default power up states with ports being set to high impedance input mode. With the proprietary cold sparing circuitry on all inputs and outputs the VCCI POR assertion will allow the device to operate in a cold spare configuration presenting high impedance on all serial interface and port pins.



Datasheet

The serial interface cannot be programed until VCCI is above the VCCI\_START threshold and RESETB is not asserted.

**5.3.1.2 POR VCCP** When VCCP is below the VCCP\_STOP threshold, the POR is asserted forcing all the ports into a high-impedance state. This enables cold sparing on the output ports independent of VCCI or the serial interface or register settings. If VCCI is in recommended operating range and VCCP POR asserted, the device can be programmed to desired states without impacting port pins during programming. VCCP POR does not clear or reset the serial interface state or internal configuration. Once VCCP is above **V**<sub>CCP\_START</sub> threshold, the ports return to the states dictated by the register states.

#### 5.3.2 RESETB

RESETB is an active-low input that resets the device's internal logic and registers. RESETB assertion is identical to VCCI POR assertion with all inputs and outputs in high impedance state. The serial interface is not programmable until both RESETB and VCCI POR are de-asserted. If external control is not needed, RESETB should be tied to VCCI directly, or through pullup resistor. RESETB provides a software-controlled reset alternative to power cycling.

#### 5.3.3 MODE

The MODE pin selects between I<sup>2</sup>C /SMBUS and SPI modes. Tie MODE low for I<sup>2</sup>C operation or high for SPI mode. The MODE state should remain constant during operation. Tying MODE pin to VCCI or VSS ensures MODE is in valid state when VCCI POR deasserts.

#### **5.3.4 PORTS**

There are two 8-bit ports: P0, and P1. Both ports are configurable as inputs or outputs via configuration registers on a per bit basis. Outputs can source or sink up to 25 mA per pin. Schmitt triggers on inputs for enhanced noise immunity. The inclusion of a polarity inversion register allows flexible logic level handling with ability to read the port with inverted value.

The ports are 5 V tolerant and can be driven to 5.5 V when in high impedance input mode independent of VCCP supply.

A simplified schematic of the circuitry within each port pin is shown in Figure 3



Figure 3: Simplified Port pin schematic

# **APIO16** Datasheet

## Rad-Hard I/O expander



#### 5.3.5 INTB

INTB is an open-drain output that asserts low when an input state change is detected. After a RESETB or VCCI POR assertion, the port must be read to initialize the port for interrupt detection. The interrupt clears upon reading the affected input port. INTB incorporates an internal 750ns filter to debounce spurious signals. INTB can be used to trigger an interrupt on the host controller to query the port and read new input information. If INTB functionality is not required, it is recommended to tie it to VSS directly, or via a weak pulldown.

#### 5.4 I<sup>2</sup>C OPERATION

APIO16 operates as a target device in I<sup>2</sup>C mode. I<sup>2</sup>C operation is enabled when the MODE pin is pulled to a logic low level. The interface supports 16 unique hard wired I<sup>2</sup>C addresses via address pins A3/CSB2, A2/CSB1, A1/CSB0 and A0/MISO. These pins set the address bits A3, A2, A1 and A0 respectively. The interface is compliant with I<sup>2</sup>C Fast-Mode Plus (1 MHz), and SMBUS 3.2. The SCL/SCLK pin functions as the SCL input pin and SDA/MOSI pin functions as the SDA bidirectional pin. Both SCL, and SDA include filters to suppress glitches less than 50ns to ensure reliable operation.

The I<sup>2</sup>C interface uses a standard START condition followed by the 7-bit device address and a read/write bit (r/wb). On a write operation, the controller then sends the register address and an 8-bit data value. On a read operation, a repeated START condition must be issued (or a STOP followed by a START), followed by the device address with the read bit set. The APIO16 responds with the requested data byte. Reads can be terminated by sending a NACK. During port reads, the input state is latched during the ACK preceding the data transfer, ensuring reliable sampling. See Figure ?? for detailed timing specifications.

The seven bit I<sup>2</sup>C device address options are listed in Table 10. Each I<sup>2</sup>C command contains a 7-bit device address (dad[6:0]). If the address in the I<sup>2</sup>C command matches the device address selected by the address pins on the device, the device will respond to the I<sup>2</sup>C command. Otherwise, the device will ignore the command.

Table 10: APIO16 I<sup>2</sup>C address

| ΑI | DRES      | SS PII | NS | I <sup>2</sup> C ADDRESS |
|----|-----------|--------|----|--------------------------|
| А3 | <b>A2</b> | A1     | A0 | (HEX)                    |
| L  | L         | L      | L  | 20                       |
| L  | L         | L      | Н  | 21                       |
| L  | L         | Н      | L  | 22                       |
| L  | L         | Н      | Н  | 23                       |
| L  | Н         | L      | L  | 24                       |
| L  | Н         | L      | Н  | 25                       |
| L  | Н         | Н      | L  | 26                       |
| L  | Н         | Н      | Н  | 27                       |
| Н  | L         | L      | L  | 28                       |
| Н  | L         | L      | Н  | 29                       |
| Н  | L         | Н      | L  | 2A                       |
| Н  | L         | Н      | Н  | 2B                       |
| Н  | Н         | L      | L  | 2C                       |
| Н  | Н         | L      | Н  | 2D                       |
| Н  | Н         | Н      | L  | 2E                       |
| Н  | Н         | Н      | Н  | 2F                       |

COPYRIGHT 2025 APOGEE SEMICONDUCTOR INC.

REVISED: May 23, 2025

DOC ID: 601-000-080-A00 (SUBMIT DOCUMENTATION FEEDBACK)



# **APIO16**Datasheet

## 5.4.1 I<sup>2</sup>C timing diagrams



Figure 4: I<sup>2</sup>C timing diagram for single write operation



Figure 5: I<sup>2</sup>C timing diagram for two write operations



Figure 6: I<sup>2</sup>C port read timing specifications





Figure 7: I<sup>2</sup>C timing specifications

## **APIO16**

## Rad-Hard I/O expander Datasheet



#### 5.4.2 I<sup>2</sup>C write

The I<sup>2</sup>C write operation allows the controller to update the internal registers of the APIO16. Communication begins with a START condition, signaling the beginning of a transmission. The controller sends the 7-bit device address with the least significant bit (LSB) set to '0' to indicate a write. The APIO16 acknowledges by pulling the SDA line low during the following clock cycle (ACK).

Next, the controller sends the target register address (three bits C2:C0), which the device acknowledges with an ACK. This is followed by the data byte to be written into the selected register. Once the data is transmitted and acknowledged, the controller sends a STOP condition to complete the transaction.

The data becomes active in the addressed register shortly after the STOP condition is received. If additional bytes are sent without a STOP, the APIO16 interprets them as sequential register writes. Sequential writes will toggle between the same register function, but for the other port. For example, first write to register 2 (output register port 0), the second write would go to register 3 (output register port 1). The next sequential write would be back to writing to register 2. See Fig 4 for single I<sup>2</sup>C write and Fig 5 for sequential I<sup>2</sup>C writes. See Table 11 for APIO16 register definitions.

#### I<sup>2</sup>C Write Sequence:

- 1. START condition
- 2. 7-bit device address + write bit (0)
- 3. ACK from APIO16
- 4. 8-bit Register address (C2:C0 bits) with five MSB bits 0 padded.
- 5. ACK
- 6. Data byte
- 7. ACK
- 8. STOP condition

#### 5.4.3 I<sup>2</sup>C read

Reading from the APIO16 involves a two-part sequence: a write phase to specify the register address, followed by a read phase to obtain the data. The controller begins with a START condition and sends the device address with the write bit (0), followed by the target register address. After the APIO16 acknowledges, a repeated START is issued.

In the second phase, the controller sends the device address again, this time with the read bit (1). The APIO16 responds by placing the register data on the SDA line, which the controller reads. The controller must acknowledge (ACK) each byte it receives or send a NACK after the final byte to indicate the end of the read sequence, followed by a STOP condition.

Data is latched into the APIO16's output buffer just before transmission triggered from the rising edge of SCL of the ACK cycle. Thus, ensuring stability and accurate reads even in noisy environments.

Sequential reads will toggle between the same register function, but for the other port. For example, first read from register 1 (Input register port 1), the second read would return register 0 (Input register port 0). The next sequential read would be back to reading register 1. See Figure 7 for I<sup>2</sup>C read timing diagram. See Table 11 for APIO16 register definitions.

#### **APIO16**

#### Datasheet

## Rad-Hard I/O expander



#### I<sup>2</sup>C Read Sequence:

- 1. START condition
- 2. 7-bit device address + write bit (0)
- 3. ACK from APIO16
- 4. Register address
- 5. ACK
- 6. Repeated START
- 7. 7-bit device address + read bit (1)
- 8. ACK
- 9. Data from APIO16 (MSB first)
- 10. ACK (for additional bytes) or NACK (to end), followed by STOP

#### 5.5 SPI OPERATION

SPI mode supports 3 chip-select lines A3/CSB2, A2/CSB1, and A1/CSB0 functioning as CSB2, CSB1 and CSB0 respectively for multi-device configurations. It is compatible with SPI clock speeds up to 25 MHz (VCCI > 3 V). MISO provides tri-state output, enabling shared bus operation.

#### SPI Protocol Overview

The SPI interface on the APIO16 operates in a standard full-duplex configuration, using four signals: SCL/SCLK (clock), SDA/MOSI (controller-to-device data), AO/MISO (device-to-controller data), and CSBx (active-low chip selects). The SPI mode supported is Mode 0 (CPOL = 0, CPHA = 0), where data is sampled on the rising edge of SCLK and output on the falling edge.

Each SPI transaction begins by pulling all of the chip select lines (CSB0-CSB2) low. While the chip select is active, the controller sends a control byte followed by the data byte (for writes) or dummy bits (for reads). Data is shifted MSB first. The APIO16 expects an 8-bit control byte consisting of register address bits (C2:C0), read/write indicator, and protocol-specific format padding. After the command byte is received, the data phase begins.

The APIO16 will ignore data on MOSI unless all three of chip selects (CSB0, CSB1 and CSB2) are low. CSBx is used in the following sections to represent the boolean logical function:

CSBx = (CSB0 OR CSB1 OR CSB2), the statement: "CSBx is low" will be taken to mean that all three of CSB0, CSB1 AND CSB2 are low simultaneously.

The controller must ensure proper SCLK frequency and timing to meet setup and hold times. Once the data phase is complete, deasserting CSBx signals the end of the transaction, and MISO returns to a high-impedance state. See SPI timing diagram in Figure 8 for SPI write timing diagram.





Figure 8: SPI timing specifications



Figure 9: SPI example write register 2 then write register 3



Figure 10: SPI example read register

Note: Blue on MISO represents "High Impedance"



PREPRODUCTION DATASHEET

Rad-Hard I/O

expander

**APIO16**Datasheet

## **APIO16**

## Rad-Hard I/O expander Datasheet



#### 5.5.2 SPI write

The SPI write operation is initiated by asserting the all of chip-select lines (CSBx) low. Communication occurs on the rising edge of the SPI clock (SCLK), where data is shifted into the APIO16 on the MOSI line. The controller sends a command byte structured as follows: the first bits specify the register address (C2:C0), followed by a write bit (w/rb = 1), two reserved bits which must both be zeros, and two "don't care" bits. This is immediately followed by the 8-bit data payload to be written to the target register. Note that the polarity of the w/rb bit is opposite from the I<sup>2</sup>C r/wb bit polarity with a write being a logic high.

The APIO16 latches the data after the final bit is clocked in and commits the new value after a brief setup delay  $t_{VO}$ . The chip-select line must remain low during the entire sequence. For continuous writes, CSBx can stay low across multiple transfers. If CSBx is deasserted between operations, each write sequence must begin with a new command word.

#### 5.5.3 SPI read

To read from the APIO16 via SPI, the controller first pulls the CSBx lines low and transmits an address/control byte on the MOSI line. This byte contains the register address (C2:C0) along with a read bit (w/rb = 0), two reserved bits which must both be zeros, and additional "don't care" bits. Once the address phase is complete, the APIO16 outputs the register contents onto the MISO line, aligned with the falling edges of the SPI clock.

MISO remains actively driven during the 8-bit transfer and returns to high impedance once the byte is complete and CSBx is deasserted. The timing requirements ensure the register value is available with sufficient setup and hold times relative to SCLK transitions. SPI reads are single-transaction cycles unless the CSBx remains low and additional registers are addressed in a burst sequence. Refer to SPI read timing diagram in Figure 10 showing a multiple read transaction with a single CSBx assertion.

Note: the polarity of the w/rb used in SPI is the opposite to the polarity used in  $I^2C$ 

#### 5.5.4 SPI read 4-wire

Multiple APIO16 devices can be connected to the same MISO line. As long as only ONE APIO16 device is requested to send back data at a time, there will be no bus conflicts on the MISO line. It is recommended to connect a pull up or pull down resistor onto the MISO line, to ensure that it does not float when device is inactive and MISO is not being driven from APIO16.

#### 5.5.5 SPI read 3-wire

It is also possible to short the MISO and MOSI pins together and connect multiple devices to the same wire, provided both of the following conditions are met:

- Only one APIO16 device is requested to send back data at a time.
- The controller tri-states its output driving the joined MISO/MOSI line at the appropriate time to ensure the controller and Target are not both driving the same line at the same time.

#### 5.5.6 SPI read from port

In SPI mode, when reading from the port pins, the state of the port pins is latched on the 3rd rising SCLK edge after the w/rb bit is latched. To guarantee correctly latching the expected data on the pins, the data must be stable  $t_{SU\ DP\ SPI}$  before and remain stable  $t_{H\ DP\ SPI}$  after that clock edge.



#### **5.6 REGISTER DESCRIPTIONS**

The APIO16 contains eight internal registers that control and monitor the state of its two 8-bit I/O ports. These registers are accessible through both I<sup>2</sup>C and SPI interfaces. These registers allow complete control of the bidirectional I/O ports, enabling readback, logical inversion, and dynamic reconfiguration per application needs.

Table 11: APIO16 registers

| BIT | NAN       | lE's | REGISTER | REGISTER             | PROTOCOL   | RESET     |
|-----|-----------|------|----------|----------------------|------------|-----------|
| C2  | <b>C1</b> | CO   | NUMBER   | NAME                 | TYPE       | DEFAULT   |
| 0   | 0         | 0    | 0        | Input port 0         | read       | xxxx xxxx |
| 0   | 0         | 1    | 1        | Input port 1         | read       | XXXX XXXX |
| 0   | 1         | 0    | 2        | Output port 0        | read/write | 1111 1111 |
| 0   | 1         | 1    | 3        | Output port 1        | read/write | 1111 1111 |
| 1   | 0         | 0    | 4        | Polarity port 0      | read/write | 0000 0000 |
| 1   | 0         | 1    | 5        | Polarity port 1      | read/write | 0000 0000 |
| 1   | 1         | 0    | 6        | Configuration port 0 | read/write | 1111 1111 |
| 1   | 1         | 1    | 7        | Configuration port 1 | read/write | 1111 1111 |

#### 5.6.1 Register 0

Reading register 0 returns the state of the pins on port 0. Writing to register 0 has no effect. The contents of this register are unknown after RESETB or POR assertion.

**Table 12:** Input port 0 register (c[2:0] = 0)

| Bit      | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
|----------|------|------|------|------|------|------|------|------|
| Pin Name | P0_7 | P0_6 | P0_5 | P0_4 | P0_3 | P0_2 | P0_1 | P0_0 |

#### 5.6.2 Register 1

Reading register 1 returns the state of the pins on port 1. Writing to register 1 has no effect. The contents of this register are unknown after RESETB or POR assertion.

**Table 13:** Input port 1 register (c[2:0] = 1)

| Bit      | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
|----------|------|------|------|------|------|------|------|------|
| Pin Name | P1_7 | P1_6 | P1_5 | P1_4 | P1_3 | P1_2 | P1_1 | P1_0 |

#### 5.6.3 Register 2

Register 2 controls the output drive state of port 0 pins when configured as outputs.

**Table 14:** Output port 0 register (c[2:0] = 2)

| Bit      | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
|----------|------|------|------|------|------|------|------|------|
| Pin Name | P0_7 | P0_6 | P0_5 | P0_4 | P0_3 | P0_2 | P0_1 | P0_0 |
| Default  | 1    | 1    | 1    | 1    | 1    | 1    | 1    | 1    |

#### 5.6.4 Register 3

Register 3 controls the output drive state of port 1 pins when configured as outputs.

**Table 15:** Output port 1 register (c[2:0] = 3)

| Bit      | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |  |  |
|----------|------|------|------|------|------|------|------|------|--|--|
| Pin Name | P1_7 | P1_6 | P1_5 | P1_4 | P1_3 | P1_2 | P1_1 | P0_0 |  |  |
| Default  | 1    | 1    | 1    | 1    | 1    | 1    | 1    | 1    |  |  |

COPYRIGHT 2025 APOGEE SEMICONDUCTOR INC.

DOC ID: 601-000-080-A00 (SUBMIT DOCUMENTATION FEEDBACK)



#### 5.6.5 Register 4

Register 4 controls the polarity inversion settings for port 0. When this register has a bit is set to "1", the APIO16 will invert the bit value reported when a register 0 read is performed.

**Table 16:** Polarity port 0 register (c[2:0] = 4)

| Bit      | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
|----------|------|------|------|------|------|------|------|------|
| Pin Name | P0_7 | P0_6 | P0_5 | P0_4 | P0_3 | P0_2 | P0_1 | P0_0 |
| Default  | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    |

#### 5.6.6 Register 5

Register 5 controls the polarity inversion settings for port 1. When this register has a bit is set to "1", the APIO16 will invert the bit value reported when a register 1 read is performed.

**Table 17:** Polarity port 1 register (c[2:0] = 5)

| Bit      | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
|----------|------|------|------|------|------|------|------|------|
| Pin Name | P1_7 | P1_6 | P1_5 | P1_4 | P1_3 | P1_2 | P1_1 | P1_0 |
| Default  | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    |

#### 5.6.7 Register 6

Register 6 is the configuration register for port 0. It defines if the port has outputs enabled. When this register has a bit set to "0", the output for that bit is enabled, and that port pin will drive the corresponding value in port 0's output register 2. When the bit has a "1" set, the output is disabled presenting a high impedance for that port pin.

**Table 18:** Configuration port 0 register (c[2:0] = 6)

| Bit      | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
|----------|------|------|------|------|------|------|------|------|
| Pin Name | P0_7 | P0_6 | P0_5 | P0_4 | P0_3 | P0_2 | P0_1 | P0_0 |
| Default  | 1    | 1    | 1    | 1    | 1    | 1    | 1    | 1    |

#### 5.6.8 Register 7

Register 7 is the configuration register for port 0. It defines if the port has outputs enabled. When this register has a bit set to "0", the output for that bit is enabled, and that port pin will drive the corresponding value in port 1's output register 3. When the bit has a "1" set, the output is disabled presenting a high impedance for that port pin.

**Table 19:** Configuration port 1 register (c[2:0] = 7)

| Bit      | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
|----------|------|------|------|------|------|------|------|------|
| Pin Name | P1_7 | P1_6 | P1_5 | P1_4 | P1_3 | P1_2 | P1_1 | P1_0 |
| Default  | 1    | 1    | 1    | 1    | 1    | 1    | 1    | 1    |



#### 5.7 APPLICATION CIRCUIT

#### 5.7.1 Basic I<sup>2</sup>C operation

Please see Figure 11. For basic I<sup>2</sup>C operation, all that is necessary is to tie the A0, A2, A3 pins high or low to program the desired target device address.

Ensure that SDA and SCL are connected to the I<sup>2</sup>C bus and have appropriately sized pullup resistors somewhere on those lines. Decoupling capacitors of at least 10nF should be within 25mm of the IC.

It is recommended that INTB is pulled up or pulled down through a resistor, even if this signal is not used. It is also acceptable to tie INTB directly to the VSS of the device.



Figure 11: Basic I<sup>2</sup>C application

#### 5.7.2 I<sup>2</sup>C connection to FPGA low voltage bank

Typically, modern FPGA I/Os are grouped in banks, each bank can be tied to a different power supply. It is often the case that not all pins on a low voltage bank are used. In this case there can be available IO resources that are un-used. Since the **APIO16** has level translation built in, it is possible to use these pins to control the **APIO16**. If the device is used in I<sup>2</sup>C mode, the SDA and SCL pins would be pulled up to the low voltage VCCI rail. Note that INTB can be pulled up to a different, higher voltage if needed since it is an open drain output. The **APIO16** can reliably support operation on VCCI and/or VCCP down to 1.4V.

#### 5.7.3 Sizing the pull-up resistors for SDA and SCLK for I<sup>2</sup>C

If the part is used in I<sup>2</sup>C mode, pull up resistors are required on the SCL and SDA lines. The resistors must be small enough to meet the required speed of operation and large enough that all the components connected to the I<sup>2</sup>C bus can pull the lines down to a sufficiently low voltage.

## **APIO16**

#### Datasheet

## Rad-Hard I/O expander



The bus capacitance is the total capacitance of wire, connections and pins. This capacitance limits the maximum value of the pullup resistors due to the maximum allowable rise time for the chosen speed of operation of the bus. Note that **APIO16** does not have a minimum operating speed. The controller may operate the bus at any speed slower than the maximum. Table 20 details the maximum allowable rise time for SDA and SCL to support certain standard bus speeds.

**Table 20:** Standard I<sup>2</sup>C bus speed requirements

| SYMBOL              | PARAMETER                                       | STANDARD | FAST | FAST MODE | UNIT |
|---------------------|-------------------------------------------------|----------|------|-----------|------|
|                     |                                                 | MODE     | MODE | PLUS      |      |
| t <sub>r(max)</sub> | rise time of SDA and SCL ( 30% to 70% of VDDI ) | 1000     | 300  | 120       | ns   |

Given that the  $\mathbf{t}_{r(max)}$  is specified for thresholds of 30% to 70%, the maximum pullup resistance required can be calculated from the following equation:

$$R_{p(max)} = \frac{t_{r(max)}}{0.8473 \times C_b}$$

The minimum pullup resistance is limited due to the limited sink current of the devices on the bus, it can be calculated using:

$$R_{p(min)} = \frac{V_{CC} - V_{OL(max)}}{I_{OL}}$$

Where  $V_{CC}$  represents the supply that the I<sup>2</sup>C pull-up resistors are connected to.

Once the maximum and minimum allowable value of  $R_P$  has been calculated, the designer is free to select a value between these two limits: towards the high end if low current consumption is required, towards the lower end if higher noise immunity is desired.



#### 5.7.4 Basic SPI operation

Please see Figure ??. For basic SPI operation, VCCI is to be connected to the same power supply rail used by the controller driving the SPI bus. Only one CSBx pin is needed. In this example CSB0 used from controller with CSB1 and CSB2 tied to VSS.

Decoupling capacitors of at least 10nF should be within 25mm of the IC for both VCCI and VCCP.

It is recommended that INTB is pulled up or pulled down through a resistor, even if this signal is not used. It is also acceptable to tie INTB directly to the VSS of the device. It is allowable to pull up INTB with a resistor tied to a higher rail than VCCI, within the maximum allowable limits for the INTB pin.

If read-back via MISO is not required, the MISO pin can be left disconnected. It is recommended to tie the pin to VSS or VCCI with a pull up or pull down resistor in the range of 1k to 10k to prevent floating inputs.



Figure 12: basic SPI application

# **APIO16**Datasheet

## Rad-Hard I/O expander



#### 5.7.5 Using CSB0, CSB1, CSB2 to multiplex many devices in SPI mode

In SPI mode, the CSBx = CSB0 OR CSB1 OR CSB2: all the CSBx pins bust be LOW to select the device. As a result, the extra CSBx pins can be used to enable selection of multiple **APIO16** devices with a minimum number of select lines using minimum external decoding.

#### 5.8 LAYOUT GUIDELINES

A decoupling capacitor of 10nF to 100nF should be connected between VCCI and VSS. This capacitor should be located within 25mm of the IC. A similar capacitor should be placed between VCCP and VSS. If the port pins are going to source large currents, it may be necessary to add additional capacitance from VCCP to VSS to minimize transients on power supply.

#### 5.9 ERROR HANDLING

In a high radiation environment, it is possible that the I<sup>2</sup>C or SPI commands could become corrupted. The following section defines how the **APIO16** responds to various errors that may be present in the transactions.

#### 5.9.1 I<sup>2</sup>C illegal command

A valid command is an 8 bit word with the first five bits zero, the last three bits are the command itself. If any of the first five bits are not zeros, this will be detected as an illegal command. The device will ignore the command and wait until it detects a restart or a stop followed by a start or the device is reset by RESETB or a VCCI UVLO.

#### 5.9.2 I<sup>2</sup>C controller acknowledge fail

If the controller does not acknowledge a read byte, the device will stop sending data back on SDA and waits until it detects a restart or a stop followed by a start or the device is reset by RESETB or a VCCI UVLO.

#### 5.9.3 I<sup>2</sup>C target acknowledge fail

If the target ack fails to reach the controller because the bus is being held high by some bus fault condition, the target does not detect this. The target will wait for the controller to send the next address. The controller should detect the bus fault and issue a reset.

#### 5.9.4 I<sup>2</sup>C target data send to controller fail

The target does not monitor the data sent back to the controller. If some other device on the bus corrupts the data, the target will not detect this.

#### 5.9.5 I<sup>2</sup>C stop detect

If the target detects a stop at any time, it will stop whatever it is doing and wait for a start command.

#### 5.9.6 I<sup>2</sup>C start detect

If the target detects a start at any time, it will stop whatever it is doing and treat the start as a new start command.

#### 5.9.7 SPI illegal command

A valid command is an 8 bit word. The first three bits are the command itself, followed by the w/rb bit then one zero and three "don't care" bits. If the zero after the w/rb bit is not present, this will be detected as an illegal command. The device will ignore the command and wait until it detects CSBx high then low or a RESETB pulled low or a VCCI UVLO.

## **APIO16**

Rad-Hard I/O expander Datasheet



#### 5.9.8 SPI loss of synchrony

SPI has the capability to accept data words continually without pulling CSBx high then low. This can be used to stream data rapidly, however, there is a risk that a single event could corrupt the SCLK or SDAT and the device will lose its place in the data stream. Without CSBx pulling high then low, there is no way for the device to know when to resynchronize. It is therefore recommended that the user pull CSBx high then low to resynchronize all data words. If fast burst data is required, omit CSBx transitions for only as long as necessary, then resume CSBx transitions.

#### 5.9.9 **Extremely long transactions**

All transactions should terminate with CSBx high (for SPI) or with a STOP in  $I^2$ C. If a transaction is paused without these terminating events, there is a very small risk of a combination of multiple single events over an extended period causing faulty operation. Note that this vulnerability would have a very small cross section due to the internal modular redundancy in the device. This small cross section failure mode is eliminated as long as each transaction terminates correctly in a timely manner.

COPYRIGHT 2025 APOGEE SEMICONDUCTOR INC.

REVISED: May 23, 2025

DOC ID: 601-000-080-A00 (SUBMIT DOCUMENTATION FEEDBACK)



#### **6 PACKAGING INFORMATION**



Figure 13: 28-NT - Package Mechanical Detail (NiPdAu)

#### Notes:

- 1. All linear dimensions are in millimeters. Dimensioning and tolerancing are as per ISO/TS 128-71:2010
- 2. The part is compliant with JEDEC MO-153 specifications.
- \* Body width does **not** include interlead flash. Interlead flash shall not exceed 0.25mm each side.
- \*\* Body length does **not** include mold flash, protrusion, or gate burrs. Mold flash, protrusions, and gate burrs shall not exceed 0.15 mm on each side.



#### 7 ORDERING INFORMATION

Example part numbers for the APIO16 are listed in Table 21. The full list of options for this part can be found in Figure 14. Please contact Apogee Semiconductor sales at sales@apogeesemi.com for further information on sampling, lead time and purchasing on specific part numbers.

Table 21: APIO16 Ordering Information

| DEVICE                   | DESCRIPTION                                                                                                    | PACKAGE  | LEAD<br>FINISH | PACKAGE<br>DIAGRAM | PACKAGE<br>MASS |
|--------------------------|----------------------------------------------------------------------------------------------------------------|----------|----------------|--------------------|-----------------|
| APIO16ANT-R <sup>1</sup> | Radiation Hardened level translating I <sup>2</sup> C, SMBUS, SPI<br>16-bit I/O expander (30 krad (Si))        | TSSOP-28 | NiPdAu         | 28-NT              | 95 mg           |
| APIO16BNT-R <sup>1</sup> | Radiation Hardened level translating I <sup>2</sup> C, SMBUS, SPI<br>16-bit I/O expander (30 krad (Si))        | TSSOP-28 | NiPdAu         | 28-NT              | 95 mg           |
| APIO16CNT-R <sup>1</sup> | Radiation Hardened level translating I <sup>2</sup> C, SMBUS, SPI<br>16-bit I/O expander (30 krad (Si))        | TSSOP-28 | NiPdAu         | 28-NT              | 95 mg           |
| APIO16ENT-R              | Radiation Hardened level translating I <sup>2</sup> C, SMBUS, SPI<br>16-bit I/O expander (for evaluation only) | TSSOP-28 | NiPdAu         | 28-NT              | 95 mg           |
| AFIO16ANT-R <sup>1</sup> | Radiation Hardened level translating I <sup>2</sup> C, SMBUS, SPI<br>16-bit I/O expander (300 krad (Si))       | TSSOP-28 | NiPdAu         | 28-NT              | 95 mg           |
| AFIO16BNT-R <sup>1</sup> | Radiation Hardened level translating I <sup>2</sup> C, SMBUS, SPI<br>16-bit I/O expander (300 krad (Si))       | TSSOP-28 | NiPdAu         | 28-NT              | 95 mg           |
| AFIO16CNT-R <sup>1</sup> | Radiation Hardened level translating I <sup>2</sup> C, SMBUS, SPI<br>16-bit I/O expander (300 krad (Si))       | TSSOP-28 | NiPdAu         | 28-NT              | 95 mg           |
| AFIO16ENT-R <sup>1</sup> | Radiation Hardened level translating I <sup>2</sup> C, SMBUS, SPI<br>16-bit I/O expander(300 krad (Si))        | TSSOP-28 | NiPdAu         | 28-NT              | 95 mg           |

#### (1) Available 2025-September



Figure 14: Part Number Decoder

- 1. RHA Designation
  - **P** 30 krad (Si)
  - F 300 krad (Si)
- 2. Product Family

#### I/O expander

3. Part Number

#### 16 number of bits

- 4. Pedigree
  - **A** -55 to +125 °C (Burn-in)
  - **B** -55 to +125 °C (No burn-in)
  - C 25 °C (No burn-in)
  - **E** 25 °C Functional Test Only (Evaluation)
- 5. Lead Finish
  - N Nickel Palladium Gold (NiPdAu)
- 6. Package
  - **T** Thin Shrink Small Outline Package (TSSOP)
- 7. Packaging
  - **W** Waffle Pack or Pillow Stat Box
  - **R** Tape and Reel<sup>(1)</sup>
  - J JEDEC Tray

<sup>(1)</sup> Contact us for custom reel quantities. Orders less than full reel quantities may be shipped as cut tape.

**APIO16**Datasheet

# Rad-Hard I/O expander



## **8 REVISION HISTORY**

| REVISION | DESCRIPTION                    | DATE         |
|----------|--------------------------------|--------------|
| A00      | Initial Pre-production Release | May 23, 2025 |

For the latest version of this document, please visit https://www.apogeesemi.com.

# **APIO16** Datasheet

## Rad-Hard I/O expander



#### 9 LEGAL

All product, product specifications and data are subject to change without notice.

Apogee Semiconductor provides technical data (such as datasheets), design resources (including reference designs), reliability data (including performance in radiation environments), application or other design advice, safety information, and other resources "as is" and with all faults, and disclaims all warranties, express and implied, including without limitation any implied warranties of merchantability, fitness for a particular purpose or non-infringement of third party intellectual property rights. These resources are intended for skilled engineers with understanding of high reliability and high radiation environments and its complexities.

Apogee Semiconductor is not responsible for: (1) selecting the suitable products for a given application, (2) designing, verifying, validating and testing it, or (3) ensuring that it meets any performance, safety, security, or other requirements. These resources are subject to change without advance notice. The use of these resources is restricted to the development of an application that uses the Apogee Semiconductor products described in them. Other reproduction and display of these resources is prohibited. No license is granted to any other Apogee Semiconductor intellectual property right or to any third-party intellectual property right.

Apogee Semiconductor disclaims responsibility and reserves the right to demand indemnification for any claims, damages, costs, losses, and liabilities arising out of wrongful use of these resources. The products are provided subject to Apogee Semiconductor's Terms of Sale (https://www.apogeesemi.com/terms) or other applicable terms provided in conjunction with applicable products. The provision of these resources does not expand or otherwise alter applicable warranties or warranty disclaimers for Apogee Semiconductor products.

Purchasers of these products acknowledge that they may be subject to and agree to abide by the United States laws and regulations controlling the export of technical data, computer software, electronic hardware and other commodities. The transfer of such items may require a license from the cognizant agency of the U.S. Government.

## [†] PREPRODUCTION DATASHEET

Electrical specifications established with design simulation data and initial electrical characterization. Limits are subject to change prior to production release.

COPYRIGHT 2025 APOGEE SEMICONDUCTOR INC.

REVISED: May 23, 2025

DOC ID: 601-000-080-A00 (SUBMIT DOCUMENTATION FEEDBACK)