

# **Radiation-Hardened 5-Channel Level Translator**

with cold sparing and bus-keeper

#### 1 GENERAL DESCRIPTION

The AP54RHC505 is a radiation-hardened by design 5-channel level translator with 3-state outputs and bus-keepers that is ideally suited for space, medical imaging and other applications demanding radiation tolerance and high reliability. It is fabricated in a 180 nm CMOS process utilizing proprietary radiation-hardening techniques, delivering high resiliency to single-event effects (SEE) and to a total ionizing dose (TID) up to 30 krad (Si).

This device is a member of the Apogee Semiconductor AP54RHC logic family. All members of this family operate across a full **1.65 V to 5.5 V** range providing the system designer flexibility in logic-level interfaces. The AP54RHC505 can operate across this range on both of its supply voltage inputs, V<sub>CC</sub>A and V<sub>CC</sub>Y.

An output enable control pin allows the outputs to be placed in a high impedance (high-Z) state, simplifying usage in applications with shared busses or mixed power domains. Additionally, the outputs are placed in high-Z when  $V_{CC}A$  is not present, ensuring that no loading or leakage paths are experienced at the output nodes when the input rail is not powered.

Zero-power penalty™ cold-sparing is supported, along with Class 2 ESD protection on all inputs and outputs. A proprietary output stage and robust power-on reset (POR) circuit allow the AP54RHC505 to be cold-spared in any redundant configuration with no static power loss on any pad of the device. The redundant output stage also features a high drive capability with low static power loss.

The AP54RHC505 also features a triple-redundant design throughout its entire circuitry, which allows it to be immune to single-event transients (SET) without requiring additional redundant devices.

Ordering information may be found in Table 10 on Page 16.

#### 1.1 FEATURES

- · 1.65 VDC to 5.5 VDC operation
- Inputs tolerant up to 5.5 VDC at any V<sub>CC</sub>A or V<sub>CC</sub>Y
- Latching of input state (bus-keeper) allows inputs to be left floating
- Extended operating temperature range (-55 °C to +125 °C)
- Proprietary cold-sparing capability with zero static power penalty
- Built-in triple redundancy for enhanced reliability
- Internal power-on reset (POR) circuitry ensures reliable power up and power down responses during hot plug and cold sparing operations
- Tri-state output drivers
- Class 2 ESD protection (4000 V HBM, 500 V CDM)
- TID resilience of 30 krad (Si)
- SEL immune up to LET of 80 MeV-cm<sup>2</sup>/mg



#### 1.2 LOGIC DIAGRAM

The AP54RHC505 logic function is shown below:



Figure 1: AP54RHC505 Logic Diagram

## **Rad-Hard 5-Channel Level Translator**

DATASHEET

with cold sparing and bus-keeper



## **CONTENTS**

| 1  |             | eral Description                                         | 1            |    | 5.6         | Characteristics Measurement Information                                                                           | 10        |
|----|-------------|----------------------------------------------------------|--------------|----|-------------|-------------------------------------------------------------------------------------------------------------------|-----------|
|    | 1.1<br>1.2  | Features                                                 | 1<br>2       | 6  | Det         | ailed Description                                                                                                 | 11        |
| 2  | Acro        | onyms and Abbreviations                                  | 3            | 7  |             | lications Information                                                                                             | <b>12</b> |
| 3  | Logi        | ic Data                                                  | 4            |    | 7.1<br>7.2  | Applications Example                                                                                              | 13        |
| 4  | Pin (       | Configuration                                            | 4            |    | 7.3         | Application Tips                                                                                                  | 13        |
| 5  | Elec        | trical Characteristics                                   | 5            | 8  | Pac         | kaging Information                                                                                                | 14        |
|    | 5.1<br>5.2  | Absolute Maximum Ratings                                 | 5<br>6       | 9  | Ord         | ering Information                                                                                                 | 16        |
|    | 5.3         | Static Characteristics                                   | 7            | 10 | Rev         | ision History                                                                                                     | 17        |
|    | 5.4<br>5.5  | Dynamic Characteristics                                  | 9            | 11 | Leg         | al                                                                                                                | 18        |
| LI | IST (       | OF TABLES                                                |              |    |             |                                                                                                                   |           |
|    | 1<br>2<br>3 | Truth Table                                              | 4<br>4<br>5  |    | 6<br>7<br>8 | DC Electrical Characteristics AC Electrical Characteristics. C <sub>L</sub> = 50 pF AC Electrical Characteristics | ç         |
|    | <b>4 5</b>  | Recommended Operating Conditions Thermal Information     | 6<br>6       |    | 9<br>10     | Radiation Resilience Characteristics Ordering Information                                                         |           |
| LI | IST (       | OF FIGURES                                               |              |    |             |                                                                                                                   |           |
|    | 1<br>2<br>3 | AP54RHC505 Logic Diagram                                 | 2<br>4<br>10 |    | 7<br>8      | Output Pin Structure                                                                                              | 12        |
|    | 4<br>5      | Propagation Delay Enable and Disable Time Measurements . | 10<br>10     |    | 9           | Package Mechanical Drawing (SnPb)  Package Mechanical Drawing (NiPdAu)                                            | 15        |
|    | 6           | Input Pin Structure                                      | 11           |    | 11          | Part Number Decoder                                                                                               | 16        |

#### **2 ACRONYMS AND ABBREVIATIONS**

| ESD | Electrostatic Discharge      |
|-----|------------------------------|
| POR | Power On Reset               |
| RHA | Radiation Hardness Assurance |
| SEE | Single Event Effects         |
| SEL | Single Event Latchup         |
| SET | Single Event Transient       |
| TID | Total Ionizing Dose          |
| TMR | Triple Modular Redundancy    |
| CDM | Charged-device Model         |
| HBM | Human-body Model             |



#### 3 LOGIC DATA

The AP54RHC505 truth table is found in Table 1. **H** indicates HIGH logic level, **L** indicates LOW logic level, **X** indicates DON'T CARE and **Z** indicates HIGH-Z (TRI-STATE). Subscript **n** reflects one of the five buffers in the device (1 to 5). V<sub>CC</sub>A is unpowered when disconnected or shorted to GND.

Table 1: AP54RHC505 Device Truth Table

| Supply            | Inp | uts | Output |
|-------------------|-----|-----|--------|
| V <sub>CC</sub> A | OE  | An  | Yn     |
| Unpowered         | Х   | Х   | Z      |
| Powered           | Н   | Х   | Z      |
| Powered           | L   | L   | L      |
| Powered           | L   | Н   | Н      |

### **4 PIN CONFIGURATION**



Figure 2: AP54RHC505 Device Pinout

Table 2: AP54RHC505 Device Pinout

| PIN NAME(S)       | PIN NUMBER(S) | DESCRIPTION                                                  |
|-------------------|---------------|--------------------------------------------------------------|
| A1                | 2             |                                                              |
| A2                | 3             |                                                              |
| A3                | 4             | Signal Inputs. Referenced to V <sub>CC</sub> A.              |
| A4                | 5             |                                                              |
| A5                | 6             |                                                              |
| Y1                | 13            |                                                              |
| Y2                | 12            |                                                              |
| Y3                | 11            | Signal Outputs. Referenced to V <sub>CC</sub> Y.             |
| Y4                | 10            |                                                              |
| Y5                | 9             |                                                              |
| ŌĒ                | 8             | Output Enable (active-low). Referenced to V <sub>CC</sub> A. |
| V <sub>CC</sub> A | 1             | Positive Voltage Supply (A Side)                             |
| V <sub>CC</sub> Y | 14            | Positive Voltage Supply (Y Side)                             |
| GND               | 7             | Ground                                                       |

COPYRIGHT 2024 APOGEE SEMICONDUCTOR INC.

DOC ID: 601-000-025-B00 (SUBMIT DOCUMENTATION FEEDBACK)

with cold sparing and bus-keeper



#### 5 ELECTRICAL CHARACTERISTICS

The sign convention for current follows JEDEC standards with negative values representing current sourced from the device and positive values representing current sunk into the device.

#### 5.1 ABSOLUTE MAXIMUM RATINGS

Excursions beyond the values listed in Table 3 may cause permanent damage to the device. Proper function of the device cannot be guaranteed if these values are exceeded, and long-term device reliability may be affected. Functionality of the device at these values, or beyond those listed in Recommended Operating Conditions (Table 4) is not guaranteed.

All parameters are specified across the entire operating temperature range unless otherwise specified.

Table 3: Absolute Maximum Ratings

| SYMBOL                               | PARAMETER                            |                | VALUE                                          | UNITS |
|--------------------------------------|--------------------------------------|----------------|------------------------------------------------|-------|
| V <sub>CC</sub> A, V <sub>CC</sub> Y | Supply Voltage                       | Supply Voltage |                                                | V     |
| Vı                                   | Input voltage range                  |                | -0.5 to +5.5                                   | V     |
| Vo                                   | Output voltage range                 |                | -0.5 to V <sub>CC</sub> Y + 0.5 <sup>(1)</sup> | V     |
| I <sub>IK</sub> (V <sub>I</sub> < 0) | Input clamp current                  |                | 100                                            | mA    |
| Io                                   | Continuous output current (per pin)  |                | 100                                            | mA    |
| Icc                                  | Maximum supply current               |                | 100                                            | mA    |
| V <sub>ESD</sub>                     | ESD Voltage                          | НВМ            | 4000                                           | V     |
| VESD                                 | L3D Voltage                          | CDM            | 500                                            | V     |
| Tj                                   | Operating junction temperature range |                | -55 to +150                                    | °C    |
| T <sub>STG</sub>                     | Storage temperature range            |                | -65 to +150                                    | °C    |

 $<sup>^{(1)}</sup>$  V<sub>O</sub> must remain below absolute maximum rating of V<sub>CC</sub>A, V<sub>CC</sub>Y

COPYRIGHT 2024 APOGEE SEMICONDUCTOR INC.

DATASHEET

with cold sparing and bus-keeper



#### **5.2 RECOMMENDED OPERATING CONDITIONS**

All recommended parameters below are specified across the entire operating temperature range unless otherwise specified.

**Table 4:** Recommended Operating Conditions

| SYMBOL                               | PARAMETER                                                         | MIN  | MAX               | UNITS |
|--------------------------------------|-------------------------------------------------------------------|------|-------------------|-------|
| V <sub>CC</sub> A, V <sub>CC</sub> Y | Supply voltage                                                    | 1.65 | 5.5               | V     |
| Vı                                   | Input voltage range                                               | 0    | 5.5               | V     |
| Vo                                   | Output voltage range                                              | 0    | V <sub>CC</sub> Y | V     |
|                                      | V <sub>CC</sub> A = 1.65 to 1.95 V                                | 1.4  | =                 |       |
| V                                    | HIGH-level input voltage V <sub>CC</sub> A = 2.3 to 2.7 V         | 1.9  | -                 | V     |
| V <sub>IH</sub>                      | $V_{CC}A = 3.0 \text{ to } 3.6 \text{ V}$                         | 2.5  | -                 | \ \ \ |
|                                      | $V_{CC}A = 4.5 \text{ to } 5.5 \text{ V}$                         | 3.8  | -                 |       |
|                                      | V <sub>CC</sub> A = 1.65 to 1.95 V                                | =    | 0.4               |       |
| V                                    | LOW-level input voltage V <sub>CC</sub> A = 2.3 to 2.7 V          | =    | 0.6               | V     |
| V <sub>IL</sub>                      | $V_{CC}A = 3.0 \text{ to } 3.6 \text{ V}$                         | -    | 0.9               | v     |
|                                      | $V_{CC}A = 4.5 \text{ to } 5.5 \text{ V}$                         | =    | 1.35              |       |
|                                      | $V_{CC}Y = 1.65 \text{ to } 1.95 \text{ V}$                       | -    | -4                |       |
| 1.                                   | HIGH-level output current V <sub>CC</sub> Y = 2.3 to 2.7 V        | -    | -8                | mA    |
| I <sub>OH</sub>                      | $V_{CC}Y = 3.0 \text{ to } 3.6 \text{ V}$                         | -    | -16               | IIIA  |
|                                      | $V_{CC}Y = 4.5 \text{ to } 5.5 \text{ V}$                         | -    | -24               |       |
|                                      | $V_{CC}Y = 1.65 \text{ to } 1.95 \text{ V}$                       | -    | 4                 |       |
| 1                                    | LOW-level output current V <sub>CC</sub> Y = 2.3 to 2.7 V         | -    | 8                 | mA    |
| I <sub>OL</sub>                      | $V_{CC}Y = 3.0 \text{ to } 3.6 \text{ V}$                         | -    | 16                | IIIA  |
|                                      | $V_{CC}Y = 4.5 \text{ to } 5.5 \text{ V}$                         | -    | 24                |       |
|                                      | V <sub>CC</sub> A = 1.65 to 1.95 V                                | -    | 1000              |       |
|                                      | Input rise or fall time $V_{CC}A = 2.3 \text{ to } 2.7 \text{ V}$ | -    | 600               | ns    |
| t <sub>r</sub> , t <sub>f</sub>      | (10% - 90%) $V_{CC}A = 3.0 \text{ to } 3.6 \text{ V}$             | -    | 500               | 115   |
|                                      | $V_{CC}A = 4.5 \text{ to } 5.5 \text{ V}$                         | -    | 400               |       |

Table 5: Thermal Information

| SYMBOL          | PARAMETER N                            |     | TYP | MAX  | UNITS |
|-----------------|----------------------------------------|-----|-----|------|-------|
| Tj              | Operating junction temperature         | -55 | -   | +125 | °C    |
| $R_{\theta JA}$ | Junction to ambient thermal resistance | -   | 100 | =    | °C/W  |

COPYRIGHT 2024 APOGEE SEMICONDUCTOR INC.

DOC ID: 601-000-025-B00 (SUBMIT DOCUMENTATION FEEDBACK)

DATASHEET

with cold sparing and bus-keeper



### **5.3 STATIC CHARACTERISTICS**

All parameters are specified across the entire operating temperature range unless otherwise specified.

**Table 6:** DC Electrical Characteristics

| SYMBOL            | PARAMETER                     | CONDITIONS               | V <sub>CC</sub> Y | MIN                      | TYP                      | MAX                                              | UNITS |
|-------------------|-------------------------------|--------------------------|-------------------|--------------------------|--------------------------|--------------------------------------------------|-------|
|                   |                               | Ι <sub>Ο</sub> = 100 μΑ  | 1.65 to 5.5 V     | -                        | 0.02                     | 0.05                                             | V     |
|                   |                               | I <sub>O</sub> = 1 mA    | 1.65 to 5.5 V     | =                        | 0.05                     | 0.1                                              | V     |
|                   |                               |                          | 1.65 V            | =                        | 0.29                     | 0.8                                              | V     |
|                   |                               | I <sub>O</sub> = 4 mA    | 2.3 V             | -                        | 0.3                      | 0.6                                              | V     |
|                   |                               | 10 - 4 IIIA              | 3.0 V             | -                        | 0.2                      | 0.4                                              | V     |
|                   | LOW-Level                     |                          | 4.5 V             | -                        | 0.2                      | 0.4                                              | V     |
| V <sub>OL</sub>   | Output Voltage <sup>(1)</sup> |                          | 2.3 V             | -                        | 0.6                      | 1.0                                              | V     |
|                   | Output voltage                | $I_0 = 8 \text{ mA}$     | 3.0 V             | -                        | 0.4                      | 0.8                                              | V     |
|                   |                               |                          | 4.5 V             | -                        | 0.3                      | 0.6                                              | V     |
|                   |                               | I <sub>O</sub> = 16 mA   | 3.0 V             | -                        | 1.0                      | 1.4                                              | V     |
|                   |                               | 10 - 10 IIIA             | 4.5 V             | -                        | 1.1                      | 1.2                                              | V     |
|                   |                               | I <sub>O</sub> = 24 mA   | 4.5 V             | -                        | 1.1                      | 1.5                                              | V     |
|                   |                               | I <sub>O</sub> = -100 μA | 1.65 to 5.5 V     | V <sub>CC</sub> Y - 0.1  | V <sub>CC</sub> Y - 0.02 | 0.05 0.1 0.8 0.6 0.4 0.4 1.0 0.8 0.6 1.4 1.2 1.5 | V     |
|                   |                               | I <sub>O</sub> = -1 mA   | 1.65 to 5.5 V     | V <sub>CC</sub> Y - 0.15 | V <sub>CC</sub> Y - 0.08 | -                                                | V     |
|                   |                               |                          | 1.65 V            | 1                        | 1.35                     | -                                                | V     |
|                   |                               | I <sub>O</sub> = -4 mA   | 2.3 V             | 1.8                      | 2.0                      | -                                                | V     |
|                   |                               | 104 IIIA                 | 3.0 V             | 2.6                      | 2.8                      | -                                                | V     |
|                   | HIGH-Level                    |                          | 4.5 V             | 4.2                      | 4.4                      | -                                                | V     |
| V <sub>OH</sub>   | Output Voltage <sup>(1)</sup> |                          | 2.3 V             | 1.4                      | 1.7                      | -                                                | V     |
|                   | Output voltage                | $I_0 = -8 \text{ mA}$    | 3.0 V             | 2.2                      | 2.5                      | -                                                | V     |
|                   |                               |                          | 4.5 V             | 3.9                      | 4.1                      | -                                                | V     |
|                   |                               | I <sub>O</sub> = -16 mA  | 3.0 V             | 1.5                      | 2.0                      | -                                                | V     |
|                   |                               | 10 - 10 IIIA             | 4.5 V             | 3.3                      | 3.8                      | 0.05 0.1 0.8 0.6 0.4 1.0 0.8 0.6 1.4 1.2 1.5     | V     |
|                   |                               | I <sub>O</sub> = -24 mA  | 4.5 V             | 3.0                      | 3.5                      |                                                  | V     |
|                   | Quiescent                     | $V_I = V_{CC}A$ or GND   |                   |                          |                          |                                                  |       |
| I <sub>CC</sub> Y | supply current                | $\overline{OE} = GND$    | 5.5 V             | -                        | 100                      | 150                                              | μΑ    |
|                   | Supply current                | $I_0 = 0 \text{ mA}$     |                   |                          |                          |                                                  |       |

 $<sup>^{(1)}</sup>$  V<sub>CC</sub>A = 1.65 to 5.5 V for these conditions

COPYRIGHT 2024 APOGEE SEMICONDUCTOR INC.

DOC ID: 601-000-025-B00 (SUBMIT DOCUMENTATION FEEDBACK)

DATASHEET

with cold sparing and bus-keeper



| SYMBOL                 | PARAMETER                                   | V <sub>CC</sub> A | CONDITIONS                                               | MIN  | TYP   | MAX  | UNITS |
|------------------------|---------------------------------------------|-------------------|----------------------------------------------------------|------|-------|------|-------|
| II                     | Input current                               | 1.65 to 5.5 V     | V <sub>I</sub> = 5.5 V or GND                            | -    | =     | ±1   | μΑ    |
| l <sub>OZ</sub>        | Output leakage<br>current <sup>(1)</sup>    | 1.65 to 5.5 V     | $V_I = 5.5V \text{ or GND}$<br>$\overline{OE} = V_{CC}A$ | -    | -     | ±2.5 | μΑ    |
| I <sub>OFF</sub>       | Powerdown<br>leakage current <sup>(2)</sup> | OFF               | V <sub>I</sub> = GND to 5.5 V                            | -    | -     | 5    | μΑ    |
| I <sub>cc</sub> A      | Quiescent supply current                    | 5.5 V             | $V_1 = V_{CC}A$ or GND<br>$I_0 = 0$ mA                   | -    | 13    | 18   | μΑ    |
|                        |                                             | 1.8 ±0.15 V       | V <sub>I</sub> = 0.4 V                                   | 4.1  | 5.7   | -    | μΑ    |
|                        | Bus-hold                                    | 1.0 ±0.13 V       | V <sub>I</sub> = 1.4V                                    | -    | -5.7  | -2.5 | μΑ    |
|                        |                                             | 2.5 ±0.2 V        | V <sub>I</sub> = 0.6V                                    | 6.1  | 8.5   | -    | μΑ    |
| I <sub>bh</sub> (Hold) |                                             | 2.3 ±0.2 V        | V <sub>I</sub> = 1.9 V                                   | -    | -8.5  | -4.1 | μΑ    |
| Ibh (Hota)             | Sustaining Current                          | 3.3 ±0.3 V        | V <sub>I</sub> = 0.9 V                                   | 9.2  | 12.8  | -    | μΑ    |
|                        |                                             | 3.3 ±0.5 V        | V <sub>I</sub> = 2.5 V                                   | -    | -11.4 | -5.1 | μΑ    |
|                        |                                             | 5 ±0.5 V          | V <sub>I</sub> = 1.35 V                                  | 13.8 | 19.2  | -    | μΑ    |
|                        |                                             | 3 ±0.5 V          | V <sub>I</sub> = 3.38 V                                  | -    | -17   | -7.1 | μΑ    |
|                        |                                             | 1.8 ±0.15 V       | V <sub>I</sub> = 0 to 1.95 V                             | -    | 25.5  | 39.8 | μΑ    |
| I <sub>bo</sub>        | Bus-hold Maximum                            | 2.5 ±0.2 V        | V <sub>I</sub> = 0 to 2.7 V                              | -    | 35.5  | 55.1 | μΑ    |
| l'bol                  | Overdrive Current                           | 3.3 ±0.3 V        | V <sub>I</sub> = 0 to 3.6 V                              | -    | 46.8  | 73.5 | μΑ    |
|                        |                                             | 5 ±0.5 V          | V <sub>I</sub> = 0 to 5.5 V                              | -    | 71    | 112  | μΑ    |

 $V_{CC}$ Y = 0 to 5.5 V for these conditions  $V_{CC}$ A,  $V_{CC}$ Y is disconnected or at GND potential

DATASHEET

with cold sparing and bus-keeper



#### **5.4 DYNAMIC CHARACTERISTICS**

All parameters are specified across the entire operating temperature range unless otherwise specified.

**Table 7:** AC Electrical Characteristics.  $C_L = 50 \text{ pF}$ 

|                                       |                                         |             |       |        |       | Vc    | сΥ    |       |      |       |       |
|---------------------------------------|-----------------------------------------|-------------|-------|--------|-------|-------|-------|-------|------|-------|-------|
| Symbol                                | Parameter                               | $V_{CC}A$   | 1.8 ± | 0.15 V | 2.5 ± | 0.2 V | 3.3 ± | 0.3 V | 5 ±0 | ).5 V | Units |
|                                       |                                         |             | TYP   | MAX    | TYP   | MAX   | TYP   | MAX   | TYP  | MAX   |       |
|                                       | Propagation Delay                       | 1.8 ±0.15 V | 11.8  | 25     | 7.9   | 15    | 6.2   | 13    | 5.8  | 11    | ns    |
| <b>t</b> <sub>pd</sub> <sup>(1)</sup> | (Input <b>A</b>                         | 2.5 ±0.2 V  | 11.3  | 25     | 7.4   | 15    | 5.6   | 13    | 4.3  | 11    | ns    |
| Lpd `                                 | to Output <b>Y</b> )                    | 3.3 ±0.3 V  | 11.2  | 25     | 7.2   | 15    | 5.4   | 13    | 4    | 11    | ns    |
|                                       | to Output 1)                            | 5 ±0.5 V    | 11.1  | 25     | 7.1   | 15    | 5.3   | 13    | 3.9  | 11    | ns    |
|                                       | Output Disable Time<br>(Input <b>OE</b> | 1.8 ±0.15 V | 18.3  | 53     | 17.2  | 41    | 17.1  | 35    | 18.2 | 25    | ns    |
| <b>t</b> dis (2)                      |                                         | 2.5 ±0.2 V  | 17.9  | 53     | 16.7  | 41    | 16.3  | 35    | 16.2 | 25    | ns    |
| Ldis` ′                               | to Output <b>Y</b> )                    | 3.3 ±0.3 V  | 17.7  | 53     | 16.6  | 41    | 16.1  | 35    | 15.9 | 25    | ns    |
|                                       | to Output 1)                            | 5 ±0.5 V    | 17.7  | 53     | 16.5  | 41    | 16.1  | 35    | 15.9 | 25    | ns    |
|                                       | Output Enable Time                      | 1.8 ±0.15 V | 21.7  | 53     | 17.3  | 41    | 15.5  | 35    | 15.1 | 25    | ns    |
| t <sub>en</sub> (3)                   | (Input <b>OE</b>                        | 2.5 ±0.2 V  | 21.4  | 53     | 16.9  | 41    | 15.0  | 35    | 13.7 | 25    | ns    |
| Len "                                 | to Output <b>Y</b> )                    | 3.3 ±0.3 V  | 21.3  | 53     | 16.8  | 41    | 14.9  | 35    | 13.5 | 25    | ns    |
|                                       | to Output 1)                            | 5 ±0.5 V    | 21.4  | 53     | 17.0  | 41    | 15.0  | 35    | 13.6 | 25    | ns    |

 $<sup>^{(1)}</sup>$  equivalent to  $t_{PLH}$ ,  $t_{PHL}$ 

**Table 8:** AC Electrical Characteristics

| S | YMBOL           | PARAMETER                                       | CONDITIONS                              | V <sub>CC</sub> Y | MIN | TYP | MAX | UNITS |
|---|-----------------|-------------------------------------------------|-----------------------------------------|-------------------|-----|-----|-----|-------|
|   | t <sub>sk</sub> | Channel-to-Channel Skew                         | C <sub>L</sub> = 50 pF                  | 1.65 to 5.5 V     | -   | -   | 1   | ns    |
|   | C <sub>in</sub> | Input Capacitance <sup>(1)</sup>                | V <sub>I</sub> = V <sub>CC</sub> or GND | 1.65 to 5.5 V     | -   | 2   | 4   | pF    |
|   | C <sub>pd</sub> | Power Dissipation<br>Capacitance <sup>(1)</sup> | I <sub>O</sub> = 0 mA, f = 1 MHz        | 5.5 V             | -   | 40  | -   | pF    |

<sup>(1)</sup> guaranteed by design

#### **5.5 RADIATION RESILIENCE**

For detailed radiation testing reports, please contact Apogee Semiconductor at sales@apogeesemi.com.

Table 9: Radiation Resilience Characteristics

| PARAMETER                 | CONDITIONS                                           | VALUE | UNITS                   |
|---------------------------|------------------------------------------------------|-------|-------------------------|
| Total Ionizing Dose (TID) | Please contact Apogee Semiconductor for test report. | 30    | krad (Si)               |
| Onset SEL LET Threshold   | Please contact Apogee Semiconductor for test report. | >80   | MeV-cm <sup>2</sup> /mg |

COPYRIGHT 2024 APOGEE SEMICONDUCTOR INC.

DOC ID: 601-000-025-B00 (SUBMIT DOCUMENTATION FEEDBACK)

 $<sup>^{(2)}</sup>$  equivalent to  $t_{\text{PLZ}}\text{, }t_{\text{PHZ}}$ 

 $<sup>^{(3)}</sup>$  equivalent to  $t_{\text{PZL}}\text{,}\ t_{\text{PZH}}$ 

with cold sparing and bus-keeper



#### 5.6 CHARACTERISTICS MEASUREMENT INFORMATION



Figure 3: Load Circuit for 3-State Outputs

| TEST                                | TEST S1  |  |
|-------------------------------------|----------|--|
| t <sub>pd</sub>                     | GND      |  |
| t <sub>PLZ</sub> , t <sub>PZL</sub> | $V_{CC}$ |  |
| t <sub>PHZ</sub> , t <sub>PZH</sub> | GND      |  |



Figure 4: Propagation Delay Measurement



Figure 5: Enable and Disable Time Measurements

DATASHEET

with cold sparing and bus-keeper



#### **6 DETAILED DESCRIPTION**

The AP54RHC505 is a 5-channel level translator with 3-state outputs and bus-keepers designed to operate from a wide supply voltage of 1.65 to 5.5 V with fully redundant input and output stages, providing for superior radiation resilience.

The output and input stages are constructed with transient-activated clamps (Figure 6, 7) that prevent inadvertent biasing of the  $V_{CC}$  power rail through parasitic diodes inherent to conventional input, output, and ESD circuits. The IC also incorporates an internal power-on reset (POR) circuit that prevents the output from driving erroneous results during power-on, and guarantees correct operation at power supply voltages as low as 1.65 V. While the supply is ramping, the POR holds the output buffer in tri-state, a feature that prevents unwanted DC current during cold sparing on input and output pins.

The AP54RHC family's I/O protection circuitry allows for cold sparing configurations as it avoids a leakage current penalty on inputs and outputs while in a power-down state. This can result in considerable power savings in systems where multiple-path redundancy is employed. The ESD clamp circuits for this logic family are designed to support Class 2 ESD levels of 4 kV HBM and 500 V CDM.



Figure 6: Input Pin Structure

Figure 7: Output Pin Structure

#### Note

During tri-state, the application must ensure that the output pins are either held or switched to logic high or logic low levels i.e. close to  $V_{CC}$  or **GND**, otherwise increased supply current can occur.

DATASHEET

with cold sparing and bus-keeper



### 7 APPLICATIONS INFORMATION

The AP54RHC505 provides a simple and robust means of interfacing digital logic between different voltage levels and domains. It can shift logic signals up from a lower voltage to a higher voltage or shift signals down from higher to lower voltages.

As seen in Table 1, the AP54RHC505 offers several features that make interfacing between different domains simple. First, the absence of an input supply voltage results in a tri-state condition at the output. Second, the outputs may also be tri-stated through assertion of the  $\overline{\text{OE}}$  pin, which can be tied with power-supply enables or other control signals.

With the bus keeping feature on all inputs, the AP54RHC505 is capable of maintaining an output state even if an input is left floating. For example, this may be as a result of an input being connected to a tri-state output that has been placed in the tri-state mode after asserting the logic level of interest. In this scenario, the AP54RHC505 will not change output state unless the level being asserted at the input is accompanied by a current driving capability beyond that of the bus keeper.

In an application utilizing a modern FPGA with 1.8 V I/O buffers that needs to interface to systems running at higher voltages (i.e. 5 V), the AP54RHC505 can be used to shift these signals to a range appropriate for the FPGA. The AP54RHC505 provides integrated triple modular redundancy (TMR), as well as SET resiliency on each buffer. In the event the 5 V supply is off, the AP54RHC505 will automatically tri-state the output buffers. The  $\overline{\text{OE}}$  pin of the device can be tied to the FPGA power-enable logic such that  $\overline{\text{OE}}$  is de-asserted when the 1.8 V I/O rail is not present.

#### 7.1 APPLICATIONS EXAMPLE

As the AP54RHC family is radiation-hardened by design and includes internal TMR, it can be utilized in high-reliablity applications without additional supporting circuitry or devices. Nonetheless, some application requirements call for fully-redundant designs, where an "A" and a "B" device are required, often on separate power rails.



Figure 8: Two-Path Cold-Sparing Configuration

With the cold-sparing capability of the AP54RHC family, fully redundant "A" and "B" functions may be placed in parallel (as seen in Figure 8) running off redundant power supplies. The inputs and outputs on each one of these functions are assumed to be based on the AP54RHC family, allowing for direct parallel connection without unwanted leakage current paths during cold sparing. In the event of a failure in power supply A or within function A, the system can simply shut power supply A off and switch on power supply B, without requiring additional input or output switching or configuration changes.

#### **Rad-Hard 5-Channel Level Translator**

DATASHEET

with cold sparing and bus-keeper



#### 7.2 POWER SUPPLY RECOMMENDATIONS

This device can operate at any voltage within the range specified in Table 4 Recommended Operating Conditions.

At a minimum, a 16 VDC (or higher), X7R-rated 0.1 μF ceramic decoupling capacitor should be placed near (within 1 cm) the V<sub>CC</sub> pins of the device.

#### **7.3 APPLICATION TIPS**

Unused inputs of the level translator may be left floating, due to the internal bus-keeping feature. However, the output state of the device is undefined if the inputs are left floating when powering up the device — a valid logic level must be asserted at each input for the bus keeper to capture its state.

The  $\overline{\text{OE}}$  pin of the device does **not** have a bus keeper function, and an external resistor is recommended to set a known-state on this pin if not driven by external logic.

An unused **output** may be left unconnected. However, if the output is held in tristate, it is recommended to weakly bias the output to a valid logic level to prevent increased supply current. It is suggested that it be routed to a test point or similar accessible structure in case the associated function needs to be utilized as part of a design revision.

with cold sparing and bus-keeper



### **8 PACKAGING INFORMATION**



#### Notes

- 1. All linear dimensions are in millimeters. Dimensioning and tolerancing are as per ISO/TS 128-71:2010 2. The part is compliant with JEDEC MO-153 specifications.
- \* Body width does **not** include interlead flash. Interlead flash shall not exceed 0.25 mm each side.
- \*\* Body length does **not** include mold flash, protrusion, or gate burrs. Mold flash, protrusions, and gate burrs shall not exceed 0.15 mm on each side.

Figure 9: 14-LT - Package Mechanical Drawing (SnPb)

DATASHEET





#### Notes:

- 1. All linear dimensions are in millimeters. Dimensioning and tolerancing are as per ISO/TS 128-71:2010
- 2. The part is compliant with JEDEC MO-153 specifications.
- \* Body width does **not** include interlead flash. Interlead flash shall not exceed 0.25 mm each side.
- \*\* Body length does **not** include mold flash, protrusion, or gate burrs. Mold flash, protrusions, and gate burrs shall not exceed 0.15 mm on each side.

Figure 10: 14-NT - Package Mechanical Drawing (NiPdAu)

DATASHEET

with cold sparing and bus-keeper



#### 9 ORDERING INFORMATION

Example part numbers for the AP54RHC505 are listed in Table 10. The full list of options for this part can be found in Figure 11. Please contact Apogee Semiconductor sales at sales@apogeesemi.com for further information on sampling, lead time and purchasing on specific part numbers.

Table 10: AP54RHC505 Ordering Information

| DEVICE          | DESCRIPTION                                                      | PACKAGE  | LEAD FINISH | PACKAGE DIAGRAM |
|-----------------|------------------------------------------------------------------|----------|-------------|-----------------|
| AP54RHC505ALT-R | Radiation-Hardened 5-Channel Level<br>Translator (30 krad (Si))  | TSSOP-14 | SnPb        | 14-LT           |
| AP54RHC505BLT-R | Radiation-Hardened 5-Channel Level<br>Translator (30 krad (Si))  | TSSOP-14 | SnPb        | 14-LT           |
| AP54RHC505CLT-R | Radiation-Hardened 5-Channel Level<br>Translator (30 krad (Si))  | TSSOP-14 | SnPb        | 14-LT           |
| AP54RHC505ELT-R | Radiation-Hardened 5-Channel Level<br>Translator (for eval only) | TSSOP-14 | SnPb        | 14-LT           |
| AP54RHC505ANT-R | Radiation-Hardened 5-Channel Level<br>Translator (30 krad (Si))  | TSSOP-14 | NiPdAu      | 14-NT           |
| AP54RHC505BNT-R | Radiation-Hardened 5-Channel Level<br>Translator (30 krad (Si))  | TSSOP-14 | NiPdAu      | 14-NT           |
| AP54RHC505CNT-R | Radiation-Hardened 5-Channel Level<br>Translator (30 krad (Si))  | TSSOP-14 | NiPdAu      | 14-NT           |
| AP54RHC505ENT-R | Radiation-Hardened 5-Channel Level<br>Translator (for eval only) | TSSOP-14 | NiPdAu      | 14-NT           |



Figure 11: Part Number Decoder

- 1. RHA Designation
  - **P** 30 krad (Si)
  - **F** 300 krad (Si)
- 2. Part Number
  - \_ 505 (5-Channel Level Translator)
- 3. Pedigree
  - **A** -55 to +125 °C (Burn-in)
  - **B** -55 to +125 °C (No burn-in)
  - C 25 °C (No burn-in)
  - **E** 25 °C Functional Test Only (Evaluation)
- 4. Lead Finish
  - L Tin-Lead (SnPb)
  - N Nickel-Palladium-Gold (NiPdAu)
- 5. Package
  - **T** 14-pin Thin Shrink Small Outline Package (TSSOP)
- 6. Packaging
  - **W** Waffle Pack or Pillow Stat Box
  - **R** Tape and Reel<sup>(1)</sup>

<sup>(1)</sup> Contact us for custom reel quantities. Orders less than full reel quantities may be shipped as cut tape.

## **Rad-Hard 5-Channel Level Translator**

DATASHEET

with cold sparing and bus-keeper



## **10 REVISION HISTORY**

| REVISION | DESCRIPTION                                                                                                                                     | DATE       |
|----------|-------------------------------------------------------------------------------------------------------------------------------------------------|------------|
| B00      | Adjusted AC electrical characteristics. Added bus hold table. Renamed EN (enabled) pin to OE (output enabled). Added NiPdAu option. Add errata. | 2024-07-16 |
| A05      | Correct output pin structure diagram.                                                                                                           | 2021-12-06 |
| A04      | Updated ordering information.                                                                                                                   | 2021-07-30 |
| A03      | Updated Static and Dynamic characteristics from test data.                                                                                      | 2021-06-23 |
| A02      | Update Static and Dynamic characteristics.                                                                                                      | 2020-08-07 |
| A01      | Initial public release.                                                                                                                         | 2020-02-29 |
| A00      | Initial internal release.                                                                                                                       | 2019-07-05 |

For the latest version of this document, please visit https://www.apogeesemi.com.

DOC ID: 601-000-025-B00 (SUBMIT DOCUMENTATION FEEDBACK)

#### **Rad-Hard 5-Channel Level Translator**

DATASHEET

with cold sparing and bus-keeper



#### 11 LEGAL

All product, product specifications and data are subject to change without notice.

Apogee Semiconductor provides technical data (such as datasheets), design resources (including reference designs), reliability data (including performance in radiation environments), application or other design advice, safety information, and other resources "as is" and with all faults, and disclaims all warranties, express and implied, including without limitation any implied warranties of merchantability, fitness for a particular purpose or non-infringement of third party intellectual property rights. These resources are intended for skilled engineers with understanding of high reliability and high radiation environments and its complexities.

Apogee Semiconductor is not responsible for: (1) selecting the suitable products for a given application, (2) designing, verifying, validating and testing it, or (3) ensuring that it meets any performance, safety, security, or other requirements. These resources are subject to change without advance notice. The use of these resources is restricted to the development of an application that uses the Apogee Semiconductor products described in them. Other reproduction and display of these resources is prohibited. No license is granted to any other Apogee Semiconductor intellectual property right or to any third-party intellectual property right.

Apogee Semiconductor disclaims responsibility and reserves the right to demand indemnification for any claims, damages, costs, losses, and liabilities arising out of wrongful use of these resources. The products are provided subject to Apogee Semiconductor's Terms of Sale (https://www.apogeesemi.com/terms) or other applicable terms provided in conjunction with applicable products. The provision of these resources does not expand or otherwise alter applicable warranties or warranty disclaimers for Apogee Semiconductor products.

Purchasers of these products acknowledge that they may be subject to and agree to abide by the United States laws and regulations controlling the export of technical data, computer software, electronic hardware and other commodities. The transfer of such items may require a license from the cognizant agency of the U.S. Government.

COPYRIGHT 2024 APOGEE SEMICONDUCTOR INC.